You are on page 1of 31

GAL16V8

High Performance E2CMOS PLD


Generic Array Logic
FUNCTIONAL BLOCK DIAGRAM

FEATURES
2

HIGH PERFORMANCE E CMOS TECHNOLOGY


3.5 ns Maximum Propagation Delay
Fmax = 250 MHz
3.0 ns Maximum from Clock Input to Data Output
UltraMOS Advanced CMOS Technology

I/CLK
CLK

50% to 75% REDUCTION IN POWER FROM BIPOLAR


75mA Typ Icc on Low Power Device
45mA Typ Icc on Quarter Power Device

ACTIVE PULL-UPS ON ALL PINS

E CELL TECHNOLOGY
Reconfigurable Logic
Reprogrammable Cells
100% Tested/100% Yields
High Speed Electrical Erasure (<100ms)
20 Year Data Retention

PROGRAMMABLE
AND-ARRAY
(64 X 32)

EIGHT OUTPUT LOGIC MACROCELLS


Maximum Flexibility for Complex Logic Designs
Programmable Output Polarity
Also Emulates 20-pin PAL Devices with Full
Function/Fuse Map/Parametric Compatibility

PRELOAD AND POWER-ON RESET OF ALL REGISTERS


100% Functional Testability

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

OLMC

I/O/Q

APPLICATIONS INCLUDE:
DMA Control
State Machine Control
High Speed Graphics Processing
Standard Logic Speed Upgrade

ELECTRONIC SIGNATURE FOR IDENTIFICATION

DESCRIPTION

OE

I/OE

PIN CONFIGURATION

The GAL16V8, at 3.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed
performance available in the PLD market. High speed erase times
(<100ms) allow the devices to be reprogrammed quickly and efficiently.

DIP
PLCC

I/CLK

20

I/O/Q

I
I

The generic architecture provides maximum design flexibility by


allowing the Output Logic Macrocell (OLMC) to be configured by
the user. An important subset of the many architecture configurations possible with the GAL16V8 are the PAL architectures
listed in the table of the macrocell description section. GAL16V8
devices are capable of emulating any of these PAL architectures
with full function/fuse map/parametric compatibility.

I/CLK Vcc

20

I/O/Q

GAL16V8

I
16

I/O/Q
8

14
9
I

GND

11

13

I/OE I/O/Q

I/O/Q

I/O/Q
I/O/Q

I/O/Q

Top View

Unique test circuitry and reprogrammable cells allow complete


AC, DC, and functional testing during manufacture. As a result,
Lattice Semiconductor delivers 100% field programmability and
functionality of all GAL products. In addition, 100 erase/write
cycles and data retention in excess of 20 years are specified.

GAL
16V8

I/O/Q
I/O/Q

I
I

I/O/Q

I
18

I
I

Vcc

I/O/Q

15

I/O/Q

I/O/Q

I/O/Q

I/O/Q

GND

10

11

I/OE

Copyright 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.

LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 681-0118; 1-888-ISP-PLDS; FAX (503) 681-3037; http://www.latticesemi.com

16v8_04

July 1997

Specifications GAL16V8
GAL16V8 ORDERING INFORMATION
Commercial Grade Specifications
Tpd (ns)

Tsu (ns)

Tco (ns)

Icc (mA)

3.5

2.5

3.0

115

GAL16V8D-3LJ

115

7.5

10

15

25

10

12

10

15

12

Ordering #

Package
20-Lead PLCC

GAL16V8C-5LP

20-Pin Plastic DIP

115

GAL16V8D-5LJ or GAL16V8C-5LJ

20-Lead PLCC

115

GAL16V8D-7LP or GAL16V8C-7LP

20-Pin Plastic DIP

115

GAL16V8D-7LJ or GAL16V8C-7LJ

20-Lead PLCC

55

GAL16V8D-10QP

20-Pin Plastic DIP

55

GAL16V8D-10QJ

20-Lead PLCC

115

GAL16V8D-10LP or GAL16V8B-10LP

20-Pin Plastic DIP

115

GAL16V8D-10LJ or GAL16V8B-10LJ

20-Lead PLCC

55

GAL16V8D-15QP

20-Pin Plastic DIP

55

GAL16V8D-15QJ

20-Lead PLCC

90

GAL16V8D-15LP

20-Pin Plastic DIP

90

GAL16V8D-15LJ

20-Lead PLCC

55

GAL16V8D-25QP

20-Pin Plastic DIP

55

GAL16V8D-25QJ

20-Lead PLCC

90

GAL16V8D-25LP

20-Pin Plastic DIP

90

GAL16V8D-25LJ

20-Lead PLCC

Industrial Grade Specifications


Tpd (ns)

Tsu (ns)

Tco (ns)

Icc (mA)

7.5

130

Ordering #

Package

GAL16V8D-7LPI or GAL16V8C-7LPI

130

GAL16V8D-7LJI or GAL16V8C-7LJI

20-Lead PLCC

20-Pin Plastic DIP

10

10

130

GAL16V8D-10LPI or GAL16V8B-10LPI

20-Pin Plastic DIP

130

GAL16V8D-10LJI or GAL16V8B-10LJI

20-Lead PLCC

15

12

10

130

GAL16V8D-15LPI

20-Pin Plastic DIP

130

GAL16V8D-15LJI

20-Lead PLCC

65

GAL16V8D-20QPI

20-Pin Plastic DIP

65

GAL16V8D-20QJI

20-Lead PLCC

65

GAL16V8D-25QPI

20-Pin Plastic DIP

65

GAL16V8D-25QJI

20-Lead PLCC

130

GAL16V8D-25LPI

20-Pin Plastic DIP

130

GAL16V8D-25LJI

20-Lead PLCC

20

25

13

15

11

12

PART NUMBER DESCRIPTION


XXXXXXXX _ XX

GAL16V8D Device Name


GAL16V8C
GAL16V8B
Speed (ns)
L = Low Power
Q = Quarter Power

X X X

Grade

Power

Blank = Commercial
I = Industrial

Package P = Plastic DIP


J = PLCC

Specifications GAL16V8
OUTPUT LOGIC MACROCELL (OLMC)
The following discussion pertains to configuring the output logic
macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely
transparent to the user.
There are three global OLMC configuration modes possible:
simple, complex, and registered. Details of each of these
modes are illustrated in the following pages. Two global bits, SYN
and AC0, control the mode configuration for all macrocells. The
XOR bit of each macrocell controls the polarity of the output in any
of the three modes, while the AC1 bit of each of the macrocells
controls the input/output configuration. These two global and 16
individual architecture bits define all possible configurations in a
GAL16V8 . The information given on these architecture bits is
only to give a better understanding of the device. Compiler software will transparently set these architecture bits from the pin
definitions, so the user should not need to directly manipulate
these architecture bits.
The following is a list of the PAL architectures that the GAL16V8
can emulate. It also shows the OLMC mode under which the
GAL16V8 emulates the PAL architecture.

PAL Architectures
Emulated by GAL16V8

GAL16V8
Global OLMC Mode

16R8
16R6
16R4
16RP8
16RP6
16RP4

Registered
Registered
Registered
Registered
Registered
Registered

16L8
16H8
16P8

Complex
Complex
Complex

10L8
12L6
14L4
16L2
10H8
12H6
14H4
16H2
10P8
12P6
14P4
16P2

Simple
Simple
Simple
Simple
Simple
Simple
Simple
Simple
Simple
Simple
Simple
Simple

COMPILER SUPPORT FOR OLMC


In registered mode pin 1 and pin 11 are permanently configured
as clock and output enable, respectively. These pins cannot be
configured as dedicated inputs in the registered mode.

Software compilers support the three different global OLMC


modes as different device types. These device types are listed
in the table below. Most compilers have the ability to automatically select the device type, generally based on the register usage
and output enable (OE) usage. Register usage on the device
forces the software to choose the registered mode. All combinatorial outputs with OE controlled by the product term will force the
software to choose the complex mode. The software will choose
the simple mode only when all outputs are dedicated combinatorial
without OE control. The different device types listed in the table
can be used to override the automatic device selection by the
software. For further details, refer to the compiler software
manuals.

In complex mode pin 1 and pin 11 become dedicated inputs and


use the feedback paths of pin 19 and pin 12 respectively. Because
of this feedback path usage, pin 19 and pin 12 do not have the
feedback option in this mode.
In simple mode all feedback paths of the output pins are routed
via the adjacent pins. In doing so, the two inner most pins ( pins
15 and 16) will not have the feedback option as these pins are
always configured as dedicated combinatorial output.

When using compiler software to configure the device, the user


must pay special attention to the following restrictions in each
mode.

ABEL
CUPL
LOG/iC
OrCAD-PLD
PLDesigner
TANGO-PLD

Registered

Complex

Simple

Auto Mode Select

P16V8R
G16V8MS
GAL16V8_R
"Registered"1
P16V8R2
G16V8R

P16V8C
G16V8MA
GAL16V8_C7
"Complex"1
P16V8C2
G16V8C

P16V8AS
G16V8AS
GAL16V8_C8
"Simple"1
P16V8C2
G16V8AS3

P16V8
G16V8
GAL16V8
GAL16V8A
P16V8A
G16V8

1) Used with Configuration keyword.


2) Prior to Version 2.0 support.
3) Supported on Version 1.20 or later.

Specifications GAL16V8
REGISTERED MODE
In the Registered mode, macrocells are configured as dedicated
registered outputs or as I/O functions.

mode. Dedicated input or output functions can be implemented


as subsets of the I/O function.

Architecture configurations available in this mode are similar to


the common 16R8 and 16RP4 devices with various permutations
of polarity, I/O and register placement.

Registered outputs have eight product terms per output. I/O's


have seven product terms per output.
The JEDEC fuse numbers, including the User Electronic Signature
(UES) fuses and the Product Term Disable (PTD) fuses, are
shown on the logic diagram on the following page.

All registered macrocells share common clock and output enable


control pins. Any macrocell can be configured as registered or
I/O. Up to eight registers or up to eight I/O's are possible in this

CLK

Registered Configuration for Registered Mode

XOR

- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this output configuration.
- Pin 1 controls common CLK for the registered outputs.
- Pin 11 controls common OE for the registered outputs.
- Pin 1 & Pin 11 are permanently configured as CLK &
OE.

Q
Q

OE

Combinatorial Configuration for Registered Mode


- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1 defines this output configuration.
- Pin 1 & Pin 11 are permanently configured as CLK &
OE.

XOR

Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.

Specifications GAL16V8
REGISTERED MODE LOGIC DIAGRAM
DIP & PLCC Package Pinouts
1
0

12

16

20

28

24

2128
PTD

0000

OLMC
0224

19

XOR-2048
AC1-2120

2
0256

OLMC
0480

18

XOR-2049
AC1-2121

3
0512

OLMC
0736

17

XOR-2050
AC1-2122

4
0768

OLMC
0992

16

XOR-2051
AC1-2123

5
1024

OLMC
1248

15

XOR-2052
AC1-2124

6
1280

OLMC
1504

14

XOR-2053
AC1-2125

7
1536

OLMC
1760

13

XOR-2054
AC1-2126

8
1792

OLMC
2016

XOR-2055
AC1-2127

9
2191

SYN-2192
AC0-2193

12

OE

11

Specifications GAL16V8
COMPLEX MODE
In the Complex mode, macrocells are configured as output only
or I/O functions.

pability. Designs requiring eight I/O's can be implemented in the


Registered mode.

Architecture configurations available in this mode are similar to


the common 16L8 and 16P8 devices with programmable polarity
in each macrocell.

All macrocells have seven product terms per output. One product
term is used for programmable output enable control. Pins 1 and
11 are always available as data inputs into the AND array.

Up to six I/O's are possible in this mode. Dedicated inputs or


outputs can be implemented as subsets of the I/O function. The
two outer most macrocells (pins 12 & 19) do not have input ca-

The JEDEC fuse numbers including the UES fuses and PTD fuses
are shown on the logic diagram on the following page.

Combinatorial I/O Configuration for Complex Mode


- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 13 through Pin 18 are configured to this function.

XOR

Combinatorial Output Configuration for Complex Mode


- SYN=1.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1.
- Pin 12 and Pin 19 are configured to this function.

XOR

Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.

Specifications GAL16V8
COMPLEX MODE LOGIC DIAGRAM
DIP & PLCC Package Pinouts
1
2128

12

16

20

24

28

PTD

0000

OLMC

19

XOR-2048
AC1-2120

0224

2
0256

OLMC

18

XOR-2049
AC1-2121

0480

3
0512

OLMC

17

XOR-2050
AC1-2122

0736

4
0768

OLMC

16

XOR-2051
AC1-2123

0992

5
1024

OLMC

15

XOR-2052
AC1-2124

1248

6
1280

OLMC

14

XOR-2053
AC1-2125

1504

7
1536

OLMC

13

XOR-2054
AC1-2126

1760

8
1792

OLMC

12

XOR-2055
AC1-2127

2016

11
2191

SYN-2192
AC0-2193

Specifications GAL16V8
SIMPLE MODE
In the Simple mode, macrocells are configured as dedicated inputs
or as dedicated, always active, combinatorial outputs.

Pins 1 and 11 are always available as data inputs into the AND
array. The center two macrocells (pins 15 & 16) cannot be used
as input or I/O pins, and are only available as dedicated outputs.

Architecture configurations available in this mode are similar to


the common 10L8 and 12P6 devices with many permutations of
generic output polarity or input choices.

The JEDEC fuse numbers including the UES fuses and PTD fuses
are shown on the logic diagram.

All outputs in the simple mode have a maximum of eight product


terms that can control the logic. In addition, each output has programmable polarity.

Combinatorial Output with Feedback Configuration


for Simple Mode

Vcc

- SYN=1.
- AC0=0.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this configuration.
- All OLMC except pins 15 & 16 can be configured to
this function.

XOR

Combinatorial Output Configuration for Simple Mode


Vcc

- SYN=1.
- AC0=0.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this configuration.
- Pins 15 & 16 are permanently configured to this
function.

XOR

Dedicated Input Configuration for Simple Mode


- SYN=1.
- AC0=0.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1 defines this configuration.
- All OLMC except pins 15 & 16 can be configured to
this function.

Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.

Specifications GAL16V8
SIMPLE MODE LOGIC DIAGRAM
DIP & PLCC Package Pinouts
1
2128

12

16

20

24

28

PTD

0000

OLMC
XOR-2048
AC1-2120

0224

19

2
0256

OLMC
XOR-2049
AC1-2121

0480

18

3
0512

OLMC
XOR-2050
AC1-2122

0736

17

4
0768

OLMC
XOR-2051
AC1-2123

0992

16

5
1024

OLMC
XOR-2052
AC1-2124

1248

15

6
1280

OLMC
XOR-2053
AC1-2125

1504

14

7
1536

OLMC
XOR-2054
AC1-2126

1760

13

8
1792

OLMC
XOR-2055
AC1-2127

2016

12
11

2191

SYN-2192
AC0-2193

Specifications
Specifications
GAL16V8D
GAL16V8
RECOMMENDED OPERATING COND.

ABSOLUTE MAXIMUM RATINGS(1)

Commercial Devices:
Ambient Temperature (TA) ............................... 0 to 75C
Supply voltage (VCC)
with Respect to Ground ..................... +4.75 to +5.25V

Supply voltage VCC ...................................... 0.5 to +7V


Input voltage applied .......................... 2.5 to VCC +1.0V
Off-state output voltage applied.......... 2.5 to VCC +1.0V
Storage Temperature ................................. 65 to 150C
Ambient Temperature with
Power Applied ........................................ 55 to 125C

Industrial Devices:
Ambient Temperature (TA) ........................... 40 to 85C
Supply voltage (VCC)
with Respect to Ground ..................... +4.50 to +5.50V

1.Stresses above those listed under the Absolute Maximum


Ratings may cause permanent damage to the device. These
are stress only ratings and functional operation of the device
at these or at any other conditions above those indicated in the
operational sections of this specification is not implied (while
programming, follow the programming specifications).

DC ELECTRICAL CHARACTERISTICS
Over Recommended Operating Conditions (Unless Otherwise Specified)
SYMBOL

VIL
VIH
IIL1
IIH
VOL
VOH
IOL

MIN.

TYP.3

MAX.

UNITS

Input Low Voltage

Vss 0.5

0.8

Input High Voltage

2.0

Vcc+1

PARAMETER

CONDITION

Input or I/O Low Leakage Current

0V VIN VIL (MAX.)

100

Input or I/O High Leakage Current

3.5V VIN VCC

10

Output Low Voltage

IOL = MAX. Vin = VIL or VIH

0.5

Output High Voltage

IOH = MAX. Vin = VIL or VIH

2.4

L-3/-5 & -7 (Ind. PLCC)

16

mA

L-7 (Except Ind. PLCC)/-10/-15/-25

24

mA

3.2

mA

30

150

mA

Low Level Output Current

Q-10/-15/-20/-25

IOH
IOS2

High Level Output Current


Output Short Circuit Current

COMMERCIAL
ICC
Operating Power
Supply Current

INDUSTRIAL
ICC
Operating Power
Supply Current

VCC = 5V VOUT = 0.5V TA= 25C

VIL = 0.5V VIH = 3.0V

L -3/-5/-7/-10

75

115

mA

ftoggle = 15MHz Outputs Open

L-15/-25

75

90

mA

Q-10/-15/-25

45

55

mA

VIL = 0.5V VIH = 3.0V

L -7/-10/-15/-25

75

130

mA

ftoggle = 15MHz Outputs Open

Q -20/-25

45

65

mA

1) The leakage current is due to the internal pull-up resistor on all pins. See Input Buffer section for more information.
2) One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester
ground degradation. Characterized but not 100% tested.
3) Typical values are at Vcc = 5V and TA = 25 C

10

Specifications
GAL16V8
Specifications
GAL16V8D
AC SWITCHING CHARACTERISTICS
Over Recommended Operating Conditions

PARAMETER

tpd
tco
tcf2
tsu
th

fmax3

twh
twl
ten
tdis

TEST
COND1.

COM

COM

COM / IND

-3

-5

-7

DESCRIPTION

UNITS
MIN. MAX. MIN. MAX. MIN. MAX.

Input or I/O to Comb. Output

3.5

7.5

ns

Clock to Output Delay

ns

Clock to Feedback Delay

2.5

ns

Setup Time, Input or Feedback before Clock

2.5

ns

Hold Time, Input or Feedback after Clock

ns

Maximum Clock Frequency with


External Feedback, 1/(tsu + tco)

182

142.8

83.3

MHz

Maximum Clock Frequency with


Internal Feedback, 1/(tsu + tcf)

200

166

100

MHz

Maximum Clock Frequency with


No Feedback

250

166

100

MHz

Clock Pulse Duration, High

ns

Clock Pulse Duration, Low

ns

Input or I/O to Output Enabled

4.5

ns

OE to Output Enabled

4.5

ns

Input or I/O to Output Disabled

4.5

ns

OE to Output Disabled

4.5

ns

1) Refer to Switching Test Conditions section.


2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section.
3) Refer to fmax Descriptions section. Characterized but not 100% tested.

CAPACITANCE (TA = 25C, f = 1.0 MHz)


SYMBOL

PARAMETER

MAXIMUM*

UNITS

TEST CONDITIONS

CI

Input Capacitance

pF

VCC = 5.0V, VI = 2.0V

CI/O

I/O Capacitance

pF

VCC = 5.0V, VI/O = 2.0V

*Characterized but not 100% tested.

11

Specifications
Specifications
GAL16V8D
GAL16V8
AC SWITCHING CHARACTERISTICS
Over Recommended Operating Conditions

PARAM.

TEST
COND1.

tpd
tco
tcf2
tsu
th

fmax3

twh
twl
ten
t
tdis
t

COM / IND

COM / IND

IND

COM / IND

-10

-15

-20

-25

DESCRIPTION

UNITS
MIN.

MAX. MIN.

MAX. MIN.

MAX. MIN.

MAX.

Input or I/O to Comb. Output

10

15

20

25

ns

Clock to Output Delay

10

11

12

ns

Clock to Feedback Delay

10

ns

Setup Time, Input or Fdbk before Clk

10

12

13

15

ns

Hold Time, Input or Fdbk after Clk

ns

Maximum Clock Frequency with


External Feedback, 1/(tsu + tco)

58.8

45.5

41.6

37

MHz

Maximum Clock Frequency with


Internal Feedback, 1/(tsu + tcf)

62.5

50

45.4

40

MHz

Maximum Clock Frequency with


No Feedback

62.5

62.5

50

41.6

MHz

Clock Pulse Duration, High

10

12

ns

Clock Pulse Duration, Low

10

12

ns

Input or I/O to Output Enabled

10

15

18

20

ns

OE to Output Enabled

10

15

18

20

ns

Input or I/O to Output Disabled

10

15

18

20

ns

OE to Output Disabled

10

15

18

20

ns

1) Refer to Switching Test Conditions section.


2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section.
3) Refer to fmax Descriptions section. Characterized but not 100% tested.

CAPACITANCE (TA = 25C, f = 1.0 MHz)


SYMBOL

PARAMETER

MAXIMUM*

UNITS

TEST CONDITIONS

CI

Input Capacitance

pF

VCC = 5.0V, VI = 2.0V

CI/O

I/O Capacitance

pF

VCC = 5.0V, VI/O = 2.0V

*Characterized but not 100% tested.

12

Specifications
SpecificationsGAL16V8C
GAL16V8
RECOMMENDED OPERATING COND.

ABSOLUTE MAXIMUM RATINGS(1)

Commercial Devices:
Ambient Temperature (TA) ............................... 0 to 75C
Supply voltage (VCC)
with Respect to Ground ..................... +4.75 to +5.25V

Supply voltage VCC ...................................... 0.5 to +7V


Input voltage applied .......................... 2.5 to VCC +1.0V
Off-state output voltage applied.......... 2.5 to VCC +1.0V
Storage Temperature................................. 65 to 150C
Ambient Temperature with
Power Applied ........................................ 55 to 125C

Industrial Devices:
Ambient Temperature (TA) ........................... 40 to 85C
Supply voltage (VCC)
with Respect to Ground ..................... +4.50 to +5.50V

1.Stresses above those listed under the Absolute Maximum


Ratings may cause permanent damage to the device. These
are stress only ratings and functional operation of the device
at these or at any other conditions above those indicated in the
operational sections of this specification is not implied (while
programming, follow the programming specifications).

DC ELECTRICAL CHARACTERISTICS
Over Recommended Operating Conditions (Unless Otherwise Specified)
SYMBOL

VIL
VIH
IIL1
IIH
VOL
VOH
IOL
IOH
IOS2

MIN.

TYP.3

MAX.

UNITS

Input Low Voltage

Vss 0.5

0.8

Input High Voltage

2.0

Vcc+1

PARAMETER

CONDITION

Input or I/O Low Leakage Current

0V VIN VIL (MAX.)

100

Input or I/O High Leakage Current

3.5V VIN VCC

10

Output Low Voltage

IOL = MAX. Vin = VIL or VIH

0.5

Output High Voltage

IOH = MAX. Vin = VIL or VIH

2.4

Low Level Output Current

16

mA

High Level Output Current

3.2

mA

30

150

mA

L -5/-7

75

115

mA

L -7

75

130

mA

Output Short Circuit Current

COMMERCIAL
ICC
Operating Power
Supply Current

INDUSTRIAL
ICC
Operating Power
Supply Current

VCC = 5V

VOUT = 0.5V

VIL = 0.5V VIH = 3.0V

TA= 25C

ftoggle = 15MHz Outputs Open

VIL = 0.5V VIH = 3.0V


ftoggle = 15MHz Outputs Open

1) The leakage current is due to the internal pull-up resistor on all pins. See Input Buffer section for more information.
2) One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester
ground degradation. Characterized but not 100% tested.
3) Typical values are at Vcc = 5V and TA = 25 C

13

Specifications
SpecificationsGAL16V8C
GAL16V8
AC SWITCHING CHARACTERISTICS
Over Recommended Operating Conditions

PARAMETER

tpd
tco
tcf2
tsu
th

TEST
COND1.
A

tdis

COM

IND

-5

-7

-7

DESCRIPTION

UNITS
MIN. MAX. MIN. MAX. MIN. MAX.

Input or I/O to

8 outputs switching

7.5

7.5

ns

Comb. Output

1 output switching

ns

Clock to Output Delay

ns

Clock to Feedback Delay

ns

Setup Time, Input or Feedback before Clock

ns

Hold Time, Input or Feedback after Clock

ns

Maximum Clock Frequency with


External Feedback, 1/(tsu + tco)

142.8

83.3

83.3

MHz

Maximum Clock Frequency with


Internal Feedback, 1/(tsu + tcf)

166

100

100

MHz

Maximum Clock Frequency with


No Feedback

166

100

100

MHz

Clock Pulse Duration, High

ns

Clock Pulse Duration, Low

ns

Input or I/O to Output Enabled

ns

OE to Output Enabled

ns

Input or I/O to Output Disabled

ns

OE to Output Disabled

ns

fmax3

twh
twl
ten

COM

1) Refer to Switching Test Conditions section.


2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section.
3) Refer to fmax Descriptions section. Characterized but not 100% tested.

CAPACITANCE (TA = 25C, f = 1.0 MHz)


SYMBOL

PARAMETER

MAXIMUM*

UNITS

TEST CONDITIONS

CI

Input Capacitance

pF

VCC = 5.0V, VI = 2.0V

CI/O

I/O Capacitance

pF

VCC = 5.0V, VI/O = 2.0V

*Characterized but not 100% tested.

14

Specifications
SpecificationsGAL16V8B
GAL16V8
RECOMMENDED OPERATING COND.

ABSOLUTE MAXIMUM RATINGS(1)

Commercial Devices:
Ambient Temperature (TA) ............................... 0 to 75C
Supply voltage (VCC)
with Respect to Ground ..................... +4.75 to +5.25V

Supply voltage VCC ...................................... 0.5 to +7V


Input voltage applied .......................... 2.5 to VCC +1.0V
Off-state output voltage applied.......... 2.5 to VCC +1.0V
Storage Temperature................................. 65 to 150C
Ambient Temperature with
Power Applied ........................................ 55 to 125C

Industrial Devices:
Ambient Temperature (TA) ........................... 40 to 85C
Supply voltage (VCC)
with Respect to Ground ..................... +4.50 to +5.50V

1.Stresses above those listed under the Absolute Maximum


Ratings may cause permanent damage to the device. These
are stress only ratings and functional operation of the device
at these or at any other conditions above those indicated in the
operational sections of this specification is not implied (while
programming, follow the programming specifications).

DC ELECTRICAL CHARACTERISTICS
Over Recommended Operating Conditions (Unless Otherwise Specified)
SYMBOL

VIL
VIH
IIL1
IIH
VOL
VOH
IOL
IOH
IOS2

MIN.

TYP.3

MAX.

UNITS

Input Low Voltage

Vss 0.5

0.8

Input High Voltage

2.0

Vcc+1

PARAMETER

CONDITION

Input or I/O Low Leakage Current

0V VIN VIL (MAX.)

100

Input or I/O High Leakage Current

3.5V VIN VCC

10

Output Low Voltage

IOL = MAX. Vin = VIL or VIH

0.5

Output High Voltage

IOH = MAX. Vin = VIL or VIH

2.4

Low Level Output Current

24

mA

High Level Output Current

3.2

mA

30

150

mA

L -10

75

115

mA

L -10

75

130

mA

Output Short Circuit Current

COMMERCIAL
ICC
Operating Power
Supply Current

INDUSTRIAL
ICC
Operating Power
Supply Current

VCC = 5V

VOUT = 0.5V

VIL = 0.5V VIH = 3.0V

TA= 25C

ftoggle = 15MHz Outputs Open

VIL = 0.5V VIH = 3.0V


ftoggle = 15MHz Outputs Open

1) The leakage current is due to the internal pull-up resistor on all pins. See Input Buffer section for more information.
2) One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester
ground degradation. Characterized but not 100% tested.
3) Typical values are at Vcc = 5V and TA = 25 C

15

Specifications
SpecificationsGAL16V8B
GAL16V8
AC SWITCHING CHARACTERISTICS
Over Recommended Operating Conditions
COM / IND

UNITS

MIN.

MAX.

10

ns

ns

ns

ns

ns

58.8

MHz

62.5

MHz

62.5

MHz

ns

ns

10

ns

10

ns

10

ns

10

ns

Input or I/O to Comb. Output

Clock to Output Delay

Clock to Feedback Delay

Setup Time, Input or Fdbk before Clk

10

Hold Time, Input or Fdbk after Clk

Maximum Clock Frequency with


External Feedback, 1/(tsu + tco)

fmax3

Maximum Clock Frequency with

V8D FO

Internal Feedback, 1/(tsu + tcf)


Maximum Clock Frequency with

tdis

Clock Pulse Duration, High

Clock Pulse Duration, Low

Input or I/O to Output Enabled

OE to Output Enabled

Input or I/O to Output Disabled

OE to Output Disabled

USE 16

No Feedback

twh
twl
ten

NS

tpd
tco
tcf2
tsu
th

-10

DESCRIPTION

DESIG

TEST
COND1.

R NEW

PARAM.

1) Refer to Switching Test Conditions section.


2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section.
3) Refer to fmax Descriptions section.

CAPACITANCE (TA = 25C, f = 1.0 MHz)


SYMBOL

PARAMETER

MAXIMUM*

UNITS

TEST CONDITIONS

CI

Input Capacitance

pF

VCC = 5.0V, VI = 2.0V

CI/O

I/O Capacitance

pF

VCC = 5.0V, VI/O = 2.0V

*Characterized but not 100% tested.

16

Specifications GAL16V8
SWITCHING WAVEFORMS
INPUT or
I/O FEEDBACK

VALID INPUT

tsu

th

CLK
INPUT or
I/O FEEDBACK

tco

VALID INPUT
REGISTERED
OUTPUT

tpd

1/fmax
(external fdbk)

COMBINATIONAL
OUTPUT

Combinatorial Output

Registered Output

INPUT or
I/O FEEDBACK

OE

tdis

ten

tdis

COMBINATIONAL
OUTPUT

ten

REGISTERED
OUTPUT

OE to Output Enable/Disable

Input or I/O to Output Enable/Disable

twh

twl

CLK
1/ fmax (internal fdbk)

CLK

tcf
1/ fmax
(w/o fb)

REGISTERED
FEEDBACK

Clock Width

fmax with Feedback

17

tsu

Specifications GAL16V8
fmax DESCRIPTIONS
CLK

CLK

LOGIC
ARRAY

REGISTER

LOGIC
ARRAY

tsu

tco

REGISTER

fmax with External Feedback 1/(tsu+tco)


Note: fmax with external feedback is calculated from measured
tsu and tco.

t cf
t pd

CLK

fmax with Internal Feedback 1/(tsu+tcf)


LOGIC
ARRAY

REGISTER

Note: tcf is a calculated value, derived by subtracting tsu from


the period of fmax w/internal feedback (tcf = 1/fmax - tsu). The
value of tcf is used primarily when calculating the delay from
clocking a register to a combinatorial output (through registered
feedback), as shown above. For example, the timing from clock
to a combinatorial output is equal to tcf + tpd.

tsu + th

fmax with No Feedback


Note: fmax with no feedback may be less than 1/(twh + twl). This
is to allow for a clock duty cycle of other than 50%.

SWITCHING TEST CONDITIONS


+5V

Input Pulse Levels

GND to 3.0V

GAL16V8B and
Input Rise
and Fall Times GAL16V8D-10 (and
slower)
GAL16V8C and
GAL16V8D-3/-5/-7

2 3ns 10% 90%

1.5ns 10% 90%

Input Timing Reference Levels

1.5V

Ouput Timing Reference Levels

1.5V

Output Load
3-state levels are measured 0.5V from
steady-state active level.

R1

FROM OUTPUT (O/Q)


UNDER TEST

TEST POINT

C L*

R2

See figure at right


Table 2-0003/16V8

*C L INCLUDES TEST FIXTURE AND PROBE CAPACITANCE

GAL16V8B and GAL16V8D (except -3) Output Load


Conditions (see figure above)
Test Condition
A
B
C

Active High
Active Low
Active High
Active Low

R1

R2

CL

200

200

200

390
390
390
390
390

50pF
50pF
50pF
5pF
5pF

GAL16V8C Output Load Conditions (see figure above)


Test Condition
A
B
C

18

Active High
Active Low
Active High
Active Low

R1

R2

CL

200

200

200

200
200
200
200
200

50pF
50pF
50pF
5pF
5pF

Specifications GAL16V8
SWITCHING TEST CONDITIONS, CONTINUED
GAL16V8D-3 Output Load Conditions (see figure at right)
Test Condition
A
B
C

High Z to Active High at 1.9V


High Z to Active Low at 1.0V
Active High to High Z at 1.9V
Active Low to High Z at 1.0V

R1

CL

50
50
50
50
50

35pF
35pF
35pF
35pF
35pF

+1.45V

TEST POINT

FROM OUTPUT (O/Q)


UNDER TEST

R1

Z0 = 50, CL = 35pF*

*CL includes test fixture and probe capacitance.

ELECTRONIC SIGNATURE

OUTPUT REGISTER PRELOAD

An electronic signature is provided in every GAL16V8 device. It


contains 64 bits of reprogrammable memory that can contain user
defined data. Some uses include user ID codes, revision numbers, or inventory control. The signature data is always available
to the user independent of the state of the security cell.

When testing state machine designs, all possible states and state
transitions must be verified in the design, not just those required
in the normal machine operations. This is because, in system
operation, certain events occur that may throw the logic into an
illegal state (power-up, line voltage glitches, brown-outs, etc.). To
test a design for proper treatment of these conditions, a way must
be provided to break the feedback paths, and force any desired
(i.e., illegal) state into the registers. Then the machine can be
sequenced and the outputs tested for correct next state conditions.

NOTE: The electronic signature is included in checksum calculations. Changing the electronic signature will alter the checksum.

SECURITY CELL

GAL16V8 devices include circuitry that allows each registered


output to be synchronously set either high or low. Thus, any
present state condition can be forced for test sequencing. If
necessary, approved GAL programmers capable of executing text
vectors perform output register preload automatically.

A security cell is provided in the GAL16V8 devices to prevent unauthorized copying of the array patterns. Once programmed, this
cell prevents further read access to the functional bits in the device. This cell can only be erased by re-programming the device,
so the original configuration can never be examined once this cell
is programmed. The Electronic Signature is always available to
the user, regardless of the state of this control cell.

INPUT BUFFERS
GAL16V8 devices are designed with TTL level compatible input
buffers. These buffers have a characteristically high impedance,
and present a much lighter load to the driving logic than bipolar
TTL devices.

LATCH-UP PROTECTION
GAL16V8 devices are designed with an on-board charge pump
to negatively bias the substrate. The negative bias minimizes the
potential of latch-up caused by negative input undershoots.
Additionally, outputs are designed with n-channel pull-ups instead
of the traditional p-channel pull-ups in order to eliminate latch-up
due to output overshoots.

The GAL16V8 input and I/O pins have built-in active pull-ups. As
a result, unused inputs and I/O's will float to a TTL "high" (logical "1"). Lattice Semiconductor recommends that all unused
inputs and tri-stated I/O pins be connected to another active input,
VCC, or Ground. Doing this will tend to improve noise immunity
and reduce ICC for the device.

DEVICE PROGRAMMING

Typical Input Pull-up Characteristic


I n p u t C u r r e n t (u A )

GAL devices are programmed using a Lattice Semiconductorapproved Logic Programmer, available from a number of manufacturers. Complete programming of the device takes only a few
seconds. Erasing of the device is transparent to the user, and is
done automatically as part of the programming cycle.

-20

-40
-60
0

1.0

2.0

3.0

In p u t V o lt ag e ( V o lt s)

19

4.0

5.0

Specifications GAL16V8
POWER-UP RESET
Vcc

Vcc (min.)

t su
t wl

CLK

t pr
INTERNAL REGISTER
Q - OUTPUT

Internal Register
Reset to Logic "0"

FEEDBACK/EXTERNAL
OUTPUT REGISTER

Device Pin
Reset to Logic "1"

Circuitry within the GAL16V8 provides a reset signal to all registers during power-up. All internal registers will have their Q
outputs set low after a specified time (tpr, 1s MAX). As a result,
the state on the registered output pins (if they are enabled) will
always be high on power-up, regardless of the programmed
polarity of the output pins. This feature can greatly simplify state
machine design by providing a known state on power-up. Because of the asynchronous nature of system power-up, some

conditions must be met to provide a valid power-up reset of the


device. First, the VCC rise must be monotonic. Second, the clock
input must be at static TTL level as shown in the diagram during
power up. The registers will reset within a maximum of tpr time.
As in normal system operation, avoid clocking the device until all
input and feedback path setup times have been met. The clock
must also meet the minimum pulse width requirements.

INPUT/OUTPUT EQUIVALENT SCHEMATICS


PIN

PIN
Feedback

Vcc
Active Pull-up
Circuit

Active Pull-up
Circuit

Vcc

Vref

Tri-State
Control

Vcc

ESD
Protection
Circuit

Vcc

Vref

Data
Output

PIN

PIN

ESD
Protection
Circuit
Typ. Vref = 3.2V

Typ. Vref = 3.2V


Typical Input

Feedback
(To Input Buffer)
Typical Output

20

Specifications GAL16V8
GAL 16V8D-3/-5 & -7 (IND PLCC): TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Normalized Tco vs Vcc

Normalized Tpd vs Vcc

0.9

0.8
4.50

4.75

5.00

5.25

RISE
FALL

1.1

0.9

0.8
4.50

5.50

4.75

Supply Voltage (V)

Normalized Tpd vs Temp

0.8
4.50

5.50

50

75

100

1
0.9
0.8

Temperature (deg. C)

-25

25

50

75

Delta Tpd (ns)

1.2
1.1
1
0.9

100

0.7
-55

125

-25

-0.1

-0.1

-0.2

RISE
FALL
-0.3

-0.4

-0.2

RISE
FALL

-0.3

-0.4
3

Number of Outputs Switching

Number of Outputs Switching

Delta Tpd vs Output Loading

Delta Tco vs Output Loading


14

14

12

12

Delta Tco (ns)

RISE
FALL

10
8
6
4
2

RISE
FALL

10
8
6
4
2
0

-2

-2
0

50

100

150

200

250

3 00

50

100

150

200

Output Loading (pF)

Output Loading (pF)

21

25

50

75

Temperature (deg. C)

Delta Tco vs # of Outputs


Switching

5.50

PTH->L
PT L->H

Temperature (deg. C)

Delta Tpd vs # of Outputs


Switching

5.25

0.8

0.7
-55

125

5.00

Normalized Tsu vs Temp

RISE
FALL

1.1

Delta Tco (ns)

25

4.75

Supply Voltage (V)

Normalized Tsu

0.8

0.9

1.3

1.2

Normalized Tco

0.9

-25

Normalized Tco vs Temp

PT H->L
PT L->H

Delta Tpd (ns)

Normalized Tpd

5.25

1.3

0.7
-55

5.00

PT H->L
PT L->H

1.1

Supply Voltage (V)

1.3

1.1

Normalized Tsu

PT H->L
PT L->H

1.1

1.2

Normalized Tsu vs Vcc


1.2

1.2

Normalized Tco

Normalized Tpd

1.2

250

3 00

1 00

1 25

Specifications GAL16V8
GAL 16V8D-3/-5 & -7 (IND PLCC): TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Voh vs Ioh

Voh vs Ioh

Vol vs Iol
1

3.25

0.75

0.5

Voh (V)

Voh (V)

Vol (V)

3
3

2.75

0.25
1

0
0

10

20

30

2.5
0

40

10

20

30

40

50

Normalized Icc vs Vcc

Normalized Icc vs Temp

0.9

1.15

1.1

0.9

5.00

5.25

0.8
-55

5.50

Supply Voltage (V)

25

50

75

100

125

10

Iik (mA)

Delta Icc (mA)

20

30
40
50
60
70

80
0
0

0.5

1.5

2.5

Vin (V)

3.5

90
-2

-1.5

-1

Vik (V)

22

-0.5

25

50

75

Frequency (MHz)

1.05

0.9
-25

Input Clamp (Vik)

Delta Icc vs Vin (1 input)

1.1

0.95

Temperature (deg. C)

10

Normalized Icc vs Freq.

Normalized Icc

Normalized Icc

Normalized Icc

1.2

1.2
1.1

4.75

Ioh (mA)

1.3

1.2

0.8
4.50

Ioh (mA)

Iol (mA)

1 00

Specifications GAL16V8
GAL 16V8D-7 (Except IND PLCC)/-10L: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Normalized Tpd vs Vcc

RISE
FALL
1.05

0.95

0.9
4.5

RISE
FALL

1.1

1.05

0.95

5.25

5.5

4.5

0.9

4.75

5.25

4.5

5.5

Normalized Tpd vs Temp

1
0.9

25

50

75

100

RISE
FALL

1.2
1.1
1
0.9
0.8
-55

125

-25

Temperature (deg. C)

25

50

Delta Tpd vs # of Outputs Switching

Delta Tpd (ns)

75

1.1
1
0.9
0.8
-55

125

-25

-0.1

-0.1

-0.2

-0.2

-0.3
-0.4
-0.5
-0.6

RISE
FALL

-0.7

-0.3
-0.4
-0.5
-0.6

RISE
FALL

-0.7

-0.8

-0.8

-0.9

-0.9

-1

-1
1

Number of Outputs Switching

Number of Outputs Switching

Delta Tpd vs Output Loading

Delta Tco vs Output Loading


12

12

Delta Tco (ns)

RISE
FALL

RISE
FALL

-4

-4
0

50

100

150

200

250

3 00

50

100

150

200

250

Output Loading (pF)

Output Loading (pF)

23

25

50

75

1 00

Temperature (deg. C)

Delta Tco vs # of Outputs Switching

Delta Tpd (ns)

100

RISE
FALL

1.2

Temperature (deg. C)

Delta Tco (ns)

5.5

1.3

Normalized Tsu

Normalized Tco

1.1

5.25

Normalized Tsu vs Temp

Normalized Tco vs Temp

RISE
FALL

Supply Voltage (V)

1.3

-25

4.75

Supply Voltage (V)

1.3
1.2

RISE
FALL

1.1

0.8

0.9
4.75

Supply Voltage (V)

Normalized Tpd

Normalized Tsu

Normalized Tco

Normalized Tpd

1.2

1.15

1.1

0.8
-55

Normalized Tsu vs Vcc

Normalized Tco vs Vcc

1.15

3 00

1 25

Specifications GAL16V8
GAL 16V8D-7 (Except IND PLCC)/-10L: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Voh vs Ioh

Vol vs Iol

0.4

0.3

0.2

3.5

Voh (V)

Voh (V)

Vol (V)

Voh vs Ioh

0.5

1
0.1

0
1

11

16

21

26

10

Normalized Icc vs Vcc

0.9

0.8
3.45

1.15

1.1

1.1

0.9

0.8
-55

3.6

10

20

30

Iik (mA)

Delta Icc (mA)

25

50

88

1 00

1 25

5
4
3

40
50
60

70

80

90
0.5

1.5

2.5

Vin (V)

3.5

4.5

-3

4.00

5.00

1.05

-2.5

-2

-1.5

Vik (V)

24

-1

-0.5

15

25

50

Frequency (MHz)

Input Clamp (Vik)

Delta Icc vs Vin (1 input)


0

3.00

0.95
-25

Temperature (deg. C)

2.00

Normalized Icc vs Freq

1.2

Supply Voltage (V)

1.00

Ioh (mA)

Normalized Icc

Normalized Icc

Normalized Icc

3.3

2.5
0.00

25

Normalized Icc vs Temp

1.1

3.15

20

Ioh (mA)

Iol (mA)

15

75

1 00

Specifications GAL16V8
GAL 16V8D-10Q (and Slower): TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Normalized Tpd vs Vcc

PT H->L
PT L->H

0.9

0.8
4.50

4.75

5.00

5.25

RISE
FALL

1.1

0.9

0.8
4.50

5.50

4.75

Supply Voltage (V)

5.00

5.25

1
0.9
0.8

50

75

100

1.2

1.1
1
0.9
0.8
0.7
-55

125

-25

25

50

75

-0.2

-0.2

Delta Tco (ns)

Delta Tpd (ns)

-0.4
-0.6
-0.8

RISE
FALL

-1

100

0.8
0.7
-55

125

-25

-0.4
-0.6
-0.8

RISE
FALL

-1.2
4

Number of Outputs Switching

Number of Outputs Switching

Delta Tpd vs Output Loading

Delta Tco vs Output Loading


12

12
10

10

Delta Tco (ns)

RISE
FALL

4
2
0
-2

RISE
FALL

8
6
4
2
0
-2

-4

-4

-6
0

50

100

150

200

250

300

50

100

150

200

250

Output Loading (pF)

Output Loading (pF)

25

25

50

75

100

Temperature (deg. C)

-1

-1.2
3

5.50

0.9

Delta Tco vs # of Outputs


Switching

5.25

PT H->L
PT L->H

1.1

Temperature (deg. C)

Delta Tpd vs # of Outputs


Switching

5.00

Normalized Tsu vs Temp

RISE
FALL

Temperature (deg. C)

Delta Tpd (ns)

4.75

Supply Voltage (V)

Normalized Tsu

Normalized Tco

1.1

25

0.9

1.3

1.2

PT H->L
PT L->H

0.8
4.50

5.50

1.3

-25

PT H->L
PT L->H

Normalized Tco vs Temp

Normalized Tpd vs Temp

1.2

1.1

Supply Voltage (V)

1.3

Normalized Tpd

Normalized Tsu

Normalized Tco

Normalized Tpd

1.2

1.2

1.1

0.7
-55

Normalized Tsu vs Vcc

Normalized Tco vs Vcc

1.2

300

125

Specifications GAL16V8
GAL 16V8D-10Q (and Slower): TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Voh vs Ioh

Vol vs Iol

Vol (V)

Voh (V)

0.4

0.2

Voh vs Ioh

3.8

Voh (V)

0.6

3
2

0
0

10

20

30

3
0

40

10

20

Normalized Icc vs Vcc

40

50

0.9

5.25

1.4

1.2

1.3

1.1
1
0.9

0.7
-55

5.50

Supply Voltage (V)

25

50

75

100

125

Iik (mA)

Delta Icc (mA)

10
6
20
30
40

2
50
0

60
0

0.5

1.5

2.5

Vin (V)

3.5

-2

1.2
1.1
1

-1.5

-1

Vik (V)

26

-0.5

25

50

75

Frequency (MHz)

0.8
-25

Input Clamp (Vik)

0.9

Temperature (deg. C)

Delta Icc vs Vin (1 input)

Normalized Icc vs Freq.

1.3

0.8

5.00

Ioh (mA)

Normalized Icc

Normalized Icc

1.1

4.75

Normalized Icc vs Temp

1.2

Normalized Icc

30

Ioh (mA)

Iol (mA)

0.8
4.50

3.4
3.2

3.6

100

Specifications GAL16V8
GAL 16V8C-5/-7: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Normalized Tpd vs Vcc

1.2

1.2

PT L->H
1

0.9

0.8

1.1

FALL

0.9

4.75

5.00

5.25

5.50

4.50

0.9

4.75

5.00

5.25

4.50

5.50

4.75

5.00

5.25

5.50

Supply Voltage (V)

Supply Voltage (V)

Supply Voltage (V)

Normalized Tpd vs Temp

Normalized Tco vs Temp

Normalized Tsu vs Temp

1.3

0.8

Temperature (deg. C)

Delta Tco vs # of Outputs


Switching
0

Delta Tco (ns)

-0.25

-0.5

RISE
-0.75

FALL

-0.25

-0.5

RISE
-0.75

FALL

-1

-1
1

Number of Outputs Switching

Number of Outputs Switching

Delta Tpd vs Output Loading

Delta Tco vs Output Loading


8

Delta Tco (ns)

RISE

FALL
4
2
0

RISE

FALL
4
2
0
-2

-2
0

50

100

150

200

250

300

50

100

150

200

250

Output Loading (pF)

Output Loading (pF)

27

100

-55

125

100

75

50

25

-25

Delta Tpd vs # of Outputs


Switching

Delta Tpd (ns)

0.8

Temperature (deg. C)

Temperature (deg. C)

Delta Tpd (ns)

1
0.9

0.7

-55

125

100

75

50

25

0.7

-25

0.7

0.9

PT L->H

1.1

75

0.8

50

0.9

FALL

1.1

PT H->L

1.2

25

1.3

PT L->H

1.1

1.4

RISE

1.2

-25

Normalized Tco

PT H->L

1.2

Normalized Tsu

1.3

-55

PT L->H

0.8

0.8

4.50

PT H->L
1.1

300

125

1.1

RISE

Normalized Tsu

PT H->L

Normalized Tco

Normalized Tpd

1.2

Normalized Tpd

Normalized Tsu vs Vcc

Normalized Tco vs Vcc

Specifications GAL16V8
GAL 16V8C-5/-7: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Voh vs Ioh

Vol vs Iol

0.5

Voh (V)

Voh (V)

1.5

Vol (V)

4.25

3
2

0.00

20.00

40.00

60.00

3.25

0.00

80.00

10.00

20.00

30.00

40.00

Normalized Icc vs Vcc

1.00

0.90

0.80
5.25

1.1
1
0.9

5.50

Supply Voltage (V)

-25

25

50

75

100

125

Temperature (deg. C)

Delta Icc vs Vin (1 input)


0
5

Iik (mA)

10

6
4

15
20
25
30
35

40
0

45

0.00 0.50 1.00 1.50 2.00 2.50 3.00 3.50 4.00

Vin (V)

1.20
1.10
1.00
0.90

-2.00

-1.50

-1.00

Vik (V)

28

-0.50

25

50

75

Frequency (MHz)

Input Clamp (Vik)

1.30

0.80
-55

10

4.00

1.40

1.2

0.8
5.00

3.00

1.50

Normalized Icc

Normalized Icc

1.10

2.00

Normalized Icc vs Freq.

1.3

4.75

1.00

Ioh(mA)

Normalized Icc vs Temp

1.20

Delta Icc (mA)

0.00

50.00

Ioh(mA)

Iol (mA)

4.50

3.75

3.5

Normalized Icc

Voh vs Ioh

0.00

100

Specifications GAL16V8
GAL 16V8B-10: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Normalized Tpd vs Vcc

1.2

1.2

PT L->H
1

0.9

0.8

1.1

FALL

0.9

4.75

5.00

5.25

5.50

4.50

0.9

4.75

5.00

5.25

4.50

5.50

4.75

5.00

5.25

5.50

Supply Voltage (V)

Supply Voltage (V)

Supply Voltage (V)

Normalized Tpd vs Temp

Normalized Tco vs Temp

Normalized Tsu vs Temp

1.3

1
0.9
0.8
0.7

1
0.9
0.8

Temperature (deg. C)

Delta Tco vs # of Outputs


Switching
0

Delta Tco (ns)

-0.5

-1

RISE
-1.5

FALL
-2

-0.5

-1

RISE
-1.5

FALL
-2

Number of Outputs Switching

Number of Outputs Switching

Delta Tpd vs Output Loading

Delta Tco vs Output Loading


10

RISE

FALL

Delta Tco (ns)

10

4
2

RISE

FALL

4
2

-2

-2
0

50

100

150

200

250

300

50

100

150

200

250

Output Loading (pF)

Output Loading (pF)

29

100

-55

125

100

75

50

25

Delta Tpd vs # of Outputs


Switching

Delta Tpd (ns)

PT L->H

1.1

Temperature (deg. C)

Temperature (deg. C)

Delta Tpd (ns)

PT H->L

1.2

0.7

-25

-55

125

100

75

50

25

-25

0.7

1.3

75

0.8

FALL

50

1
0.9

1.1

PT L->H

RISE

25

1.1

1.4

1.2

-25

PT H->L

Normalized Tsu

1.2

Normalized Tco

1.3

-55

PT L->H

0.8

0.8

4.50

PT H->L
1.1

300

125

1.1

RISE

Normalized Tsu

PT H->L

Normalized Tco

Normalized Tpd

1.2

Normalized Tpd

Normalized Tsu vs Vcc

Normalized Tco vs Vcc

Specifications GAL16V8
GAL 16V8B-10: TYPICAL AC AND DC CHARACTERISTIC DIAGRAMS
Vol vs Iol

Voh vs Ioh

0.5

0.25

4.25

Voh (V)

Voh (V)

Vol (V)

4.5

0.75

3
2

0.00

20.00

40.00

60.00

80.00

100.00

3.5

0.00

10.00

20.00

Iol (mA)

30.00

40.00

50.00

1.00

0.90

0.80

1.1

0.9

0.8
5.00

5.25

5.50

Supply Voltage (V)

-25

25

50

75

100

125

Temperature (deg. C)

Delta Icc vs Vin (1 input)


0
10

30
40

Iik (mA)

20

50
60
70

80

90
100

0.00 0.50 1.00 1.50 2.00 2.50 3.00 3.50 4.00

Vin (V)

1.20
1.10
1.00
0.90

-2.00

-1.50

-1.00

Vik (V)

30

-0.50

25

50

75

Frequency (MHz)

Input Clamp (Vik)

4.00

0.80
-55

10

3.00

1.30

Normalized Icc

Normalized Icc

1.10

2.00

Normalized Icc vs Freq.

1.2

4.75

1.00

Ioh(mA)

Normalized Icc vs Temp

1.20

Delta Icc (mA)

0.00

60.00

Ioh(mA)

Normalized Icc vs Vcc

4.50

3.75

Normalized Icc

Voh vs Ioh

0.00

100

Copyright 1997 Lattice Semiconductor Corporation.


E2CMOS, GAL, ispGAL, ispLSI, pLSI, pDS, Silicon Forest, UltraMOS, Lattice Semiconductor, L (stylized) Lattice
Semiconductor Corp., L (stylized) and Lattice (design) are registered trademarks of Lattice Semiconductor Corporation.
Generic Array Logic, ISP, ispATE, ispCODE, ispDOWNLOAD, ispDS, ispDS+, ispGDS, ispGDX, ispHDL, ispJTAG, ispStarter,
ispSTREAM, ispTEST, ispTURBO, ispVECTOR, ispVerilog, ispVHDL, Latch-Lock, LHDL, pDS+, RFT, Total ISP and Twin
GLB are trademarks of Lattice Semiconductor Corporation. ISP is a service mark of Lattice Semiconductor Corporation. All
brand names or product names mentioned are trademarks or registered trademarks of their respective holders.
Lattice Semiconductor Corporation (LSC) products are made under one or more of the following U.S. and international
patents: 4,761,768 US, 4,766,569 US, 4,833,646 US, 4,852,044 US, 4,855,954 US, 4,879,688 US, 4,887,239 US, 4,896,296
US, 5,130,574 US, 5,138,198 US, 5,162,679 US, 5,191,243 US, 5,204,556 US, 5,231,315 US, 5,231,316 US, 5,237,218 US,
5,245,226 US, 5,251,169 US, 5,272,666 US, 5,281,906 US, 5,295,095 US, 5,329,179 US, 5,331,590 US, 5,336,951 US,
5,353,246 US, 5,357,156 US, 5,359,573 US, 5,394,033 US, 5,394,037 US, 5,404,055 US, 5,418,390 US, 5,493,205 US,
0194091 EP, 0196771B1 EP, 0267271 EP, 0196771 UK, 0194091 GB, 0196771 WG, P3686070.0-08 WG. LSC does not
represent that products described herein are free from patent infringement or from any third-party right.
The specifications and information herein are subject to change without notice. Lattice Semiconductor Corporation (LSC)
reserves the right to discontinue any product or service without notice and assumes no obligation to correct any errors
contained herein or to advise any user of this document of any correction if such be made. LSC recommends its customers
obtain the latest version of the relevant information to establish, before ordering, that the information being relied upon is
current.
LSC warrants performance of its products to current and applicable specifications in accordance with LSCs standard
warranty. Testing and other quality control procedures are performed to the extent LSC deems necessary. Specific testing of
all parameters of each product is not necessarily performed, unless mandated by government requirements.
LSC assumes no liability for applications assistance, customers product design, software performance, or infringements of
patents or services arising from the use of the products and services described herein.
LSC products are not authorized for use in life-support applications, devices or systems. Inclusion of LSC products in such
applications is prohibited.
LATTICE SEMICONDUCTOR CORPORATION
5555 Northeast Moore Court
Hillsboro, Oregon 97124 U.S.A.
Tel.: (503) 681-0118
FAX: (503) 681-3037
http://www.latticesemi.com

July 1997

You might also like