Professional Documents
Culture Documents
Shift Registers
10.1 Introduction
A Register is a digital circuit that both stores data and moves data. The term shift
register is used to highlight that the register also moves data. Since a shift register
stores data it implemented using flip-flops. The flip-flop operation required is that of a
D-type flip flop. Remember that the truth table for a D-type flip-flop is as follows:
Inputs
D C
Outputs
Q Q
Description
Follows D
In other words, when a clock edge is detected (in this case rising clock edge) the
output Q becomes equal to the input D. The D-type flip-flop can be implemented from
a JK flip-flop as follows:
C
K Q
We can say that when a clock edge is detected the D-type flip-flop stores the value of
D. For each bit that we want to store we require a flip-flop. Therefore if we require to
store 4 bits then 4 flip-flops are needed. Each flip-flop stores one bit, that is each stage
(the number of stages is often used to refer to the number of flip-flops a register
contains and hence the number of bits it can store) of the register stores one bit.
There are a variety of implementations of shift registers. Simplified diagrams are
shown below naming the various types possible (4-bit shift registers are shown).
1. Serial-in Serial-out
1(a) Left to Right
Data in
Data out
Data out
Data in
110
Data in
Data out
Data out
Data in
Data in
2. Parallel-in Parallel-out
Data out
3. Parallel-in Serial-out
Data in
Data out
4. Serial-in Parallel-out
Data in
Data out
111
Note that the variations that exist for Serial-in Serial-out shift registers also exist for
the other types of shift register. They are not shown here for simplicity.
The remaining sections of this chapter look at the implementation of each of the four
types of shift register.
Data in
D0
Q0
Q1
D1
C
D2
Q2
D3
Q3
Data out
CLK
The operation of the serial-in Serial-out shift register can be easily explained. Consider
the circuit shown. On each clock edge (rising in this case) we can say the following
about the outputs of each stage of the register (i.e. each D-type flip-flop in the
register):
Data out = Q3 = D3 = Q2;
Q2 = D2 = Q1;
Q1 = D1 = Q0;
Q0 = D0 = Data in;
Hence we can use these equations to step through the register's operation.
Consider that all the flip-flops outputs are 0. If Data in is LOW, i.e. 0, and a rising
clock edge occurs then the equations listed can be applied to determine the new
outputs of the flip-flops, i.e.
112
Data out = Q2 = 0;
Q2 = Q1 = 0;
Q1 = Q0 = 0;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
There is no change. If Data in is HIGH, i.e. 1, and a rising clock edge occurs then
once again the equations listed can be applied to determine the new outputs of the flipflops, i.e.
Data out = Q2 = 0;
Q2 = Q1 = 0;
Q1 = Q0 = 0;
Q0 = Data in = 1;
Q0
Q1
Q2
Q3 = Data out
A 1 is now present at the output of the first flip-flop. If Data in remains HIGH, i.e. 1,
and another rising clock edge occurs then the flip-flop outputs become:
Data out = Q2 = 0;
Q2 = Q1 = 0;
Q1 = Q0 = 1;
Q0 = Data in = 1;
Q0
Q1
Q2
Q3 = Data out
Data in is made LOW, i.e. 0, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 0;
Q2 = Q1 = 1;
Q1 = Q0 = 1;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
Data in is made HIGH, i.e. 1, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 1;
Q2 = Q1 = 1;
Q1 = Q0 = 0;
Q0 = Data in = 1;
113
Q0
Q1
Q2
Q3 = Data out
We can see that the bit sequence 1101 has been serially shifted into the register. As
rising clock edges continue to occur the sequence will be serially shifted out of the
shift register, i.e.
Data in is made LOW, i.e. 0, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 1;
Q2 = Q1 = 0;
Q1 = Q0 = 1;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
Data in remains LOW, i.e. 0, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 0;
Q2 = Q1 = 1;
Q1 = Q0 = 0;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
Data in remains LOW, i.e. 0, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 1;
Q2 = Q1 = 0;
Q1 = Q0 = 0;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
Data in is made LOW, i.e. 0, and another rising clock edge occurs. The flip-flop
outputs become:
Data out = Q2 = 0;
Q2 = Q1 = 0;
Q1 = Q0 = 0;
Q0 = Data in = 0;
Q0
Q1
Q2
Q3 = Data out
114
At this point the shift register has returned to its original state of 0s at the outputs of
the flip-flops. It can be seen therefore that with the circuit given a 4-bit number can be
shifted serially into the register, where it is stored, before being shifted serially out of
the shift register.
If it is desired that the data be rotated in the shift register the circuit would need to be
modified as shown:
Data in
D0
Q0
Q1
D1
D2
Q2
D3
Data out
Q3
CLK
ROTATE
If ROTATE is HIGH then the effect is to pass Data in through the AND gate to the OR
gate and block the Data out from the OR gate. This is the case because we know that
(from Chapter 3) an AND gate will only give an output of 1 when both inputs are 1.
When ROTATE is LOW then the effect is to block Data in and pass Data out to the
input of the first flip-flop. Then, each time a rising clock edge is detected, the data will
be rotated through the shift register.
Data in
D1
D0
D0
Q0
D2
D1
Q1
D3
D2
Q2
D3
Q3
CLK
Q0
Q1
Q2
Data out
Q3
115
The operation of the Parallel-in Parallel-out shift register is straightforward. When a rising
clock edge is detected the outputs become equal to the inputs, i.e.
Q3 = D3
Data out = Q2 = D2
Q1 = D1
Q0 = D0
= Data in
Data in
D0
Q0
D1
Q1
D2
Q2
D3
Q3
CLK
Q0
Q1
Q2
Q3
Data out
The operation of the Serial-in Parallel-out shift register is the same as that of the
Serial-in Serial-out register except that the Data out is n-bits for an n-bit register, in
this case n = 4. Hence the data out is Q0, Q1, Q2 and Q3. In the Serial-in Serial-out
register Data out is Q3 only.
passed through to the input of the next flip-flop because it is ANDed with 1. When
SHIFT / LOAD is LOW then we want to load new data to the register. In this case the
data in is passed through to the input of each flip-flop and the shift data is blocked.
The circuit is shown below:
Data in
D0
D1
D2
D3
SHIFT/LOAD
D0
C
Q0
D1
C
Q1
D2
C
Q2
D3
Data out
Q3
CLK
Notice that the behaviour of the SHIFT / LOAD circuitry is the same as that of the
ROTATE circuitry in Section 10.2.
117