Professional Documents
Culture Documents
D D
C
Compal Confidential C
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
COVER PAGE
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
C 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 1 of 46
5 4 3 2 1
5 4 3 2 1
Compal Confidential
Model Name : AMD Beema/Kabini Graphic
PEGX4
ATI SUN LE VRAM X 4PCS
BGA 631-balls DDR3 1G
page16~17
page11~15
D D
204pin DDR3L-SO-DIMM
Display Port Memory BUS(DDR3) Single Channel
BANK 0, 1, 2 page18
HDMI Conn.
Port 1
LVDS Conn.
Port 0
AMD 1.35V DDR3L
USB2.0
page20 page19
VGA DAC Beema/Kabini USB2.0
Port 0 / Port 9
WLAN
Port 2
USB
Port 3 Port 5
Touch Screen
Conn. X2 BT Combo Camera
page25 page22 page25 page19
AMD FT3 APU
CRT Conn.
page21 Jaguar Core Port 0, 1
USB3.0 USB3.0 Port 8
Integrated Yangtze FCH Conn.X1
page18
C
BGA 769-balls HD Audio(AZ) C
PCIE
page5~10
SATA III SATA I
GPP1 GPP2 GPP3 Port 0 Port1
SPI LPC Audio ALC3227
10/100
Card Reader MINI Card HDD ODD
LAN Controller page26
RTS5239 (WLAN/BT) Conn. Conn.
RTL8166 BIOS (4MByte) page23 page23
page24 page22 page24
ENE
Share ROM
KBC9012
Transformer
Sub-borad FAN LDO page28
RJ45
page25 page24 APE8873 page30 Int. Speaker Combo Jacks
FAN Conn. Int.KBD Touch Pad Conn. page26 page26
USB/B page30 page29 page29
page30
B B
PWR BTN/B
page29
TP BTN/B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
BLOCK DIAGRAMS
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 2 of 46
5 4 3 2 1
5 4 3 2 1
+1.35V VDD_MEM 8A
AMD APU FT3 Kabini (25W)
+0.675VS VTT_MEM 2A
BATT+
+1.35V
+1.35V VDDIO_MEM_S @ 3A
BATTERY PUM1
RT8207MZQW +0.675VS +1.5VS
PU1501 UMA@ +1.5VS VDDIO_AZ_ALW @ 0.1A
SY8003DFC
CRT / HDMI
VDD_095_USB3_Dual @ 1A
+5VS +0.95VALW
+5VS_DISP VDD_095_ALW @ 0.5A
LAN/CR Combo
RTL8411-CG HD Camera
U4103 +3VS_VGA
TPS22966DPUR +3VS_VGA VDD33 @ 25mA
+3V_LAN @ 1A +3VALW +3VS_CMOS +3VS
+1.8VS_VGA
+1.8VS_VGA VDD18 @ 311mA
U4102
Mini Card (WLAN) Touch Screen MOS AOS4354 +0.95_VGA
+0.95_VGA VDD95 @ 4A
+3VS_WLAN @ 2A
+3VS +5VS_TS PUV1
+1.5VS
+5VS +VGA_CORE
+1.5VS ISL62881C
+VGA_CORE VDDC @ 20A
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
POWER MAP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
C 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 3 of 46
5 4 3 2 1
A B C D E
DAX ZZZ H@
Voltage Rails
SIGNAL
Power Plane Description S0 S3 S5 STATE SLP_S3# SLP_S5# +VALW +V +VS Clock PCB HDMI
Part Number = DAZ14D00203 Part Number = RO0000003HM
VIN Adapter power supply (19V) ON ON ON PCB LA-A996P REV4.0 M/B PCB 102 LA-A996P REV0 M/B 2
Full ON HIGH HIGH ON ON ON ON
B+ AC or battery power rail for power circuit. ON ON ON
UAPU1 E1R1@ UAPU1 E1R3@
+APU_CORE Core voltage for APU ON OFF OFF S1(Power On Suspend) HIGH HIGH ON ON ON LOW
1
+APU_CORE_NB Voltage for On-die VGA of APU ON OFF OFF 1
S3 (Suspend to RAM) HIGH HIGH ON ON OFF OFF
+0.95VALW 0.95V always on power rail ON OFF OFF
E1-2100 E1-2100
+0.95VS 0.95V switched power rail ON OFF OFF S4 (Suspend to Disk) LOW HIGH ON OFF OFF OFF Part Number = SA00006QX10 Part Number = SA00006QX60
S IC A32 KABINI EM2100ICJ23HM 1G BGA769P S IC A32 KABINI EM2100ICJ23HM 1G BGA769P
+1.8VALW 1.8V always on power rail ON ON ON*
S5 (Soft OFF) LOW LOW ON OFF OFF OFF
+1.8VS 1.8V switched power rail ON OFF OFF UAPU1 A4R1@ UAPU1 A4R3@
+1.5V 1.5V power rail for APU and DDR ON ON OFF
UAPU1 BA4@ UAPU1 R36410@ UAPU1 R16410@
+1.5VS 1.5V switched power rail ON OFF OFF
+0.75VS 0.75V switched power rail for DDR terminator ON OFF OFF A4-5000 A4-5000
Part Number = SA00006R410 Part Number = SA00006R460
+3VALW 3.3V always on power rail ON ON OFF S IC A4 SERIES AT1250IDJ23HM 1G BGA 769P S IC A4 SERIES AT1250IDJ23HM 1G BGA 769P
A4-6300 A8-6410 15W A8-6410 15W
+3VS 3.3V switched power rail ON OFF OFF Part Number = SA00007OP20 Part Number = SA00007TQ20 Part Number = SA00007TQ10
S IC A32 A4-6300 AM6300ITJ44JB AM6410ITJ44JB AM6410ITJ44JB UAPU1 E2R1@ UAPU1 E2R3@
+5VALW 5V always on power rail ON ON ON
UAPU1 BE2@ UAPU1 R36210@ UAPU1 R16210@
+5VS 5V switched power rail ON OFF OFF
+RTC_APU RTC power
E2-3800 E2-3800
Part Number = SA00007BX20 Part Number = SA00007BX60
E2-6200 A4-6210 R3 15W A4-6210 R1 15W S IC A32 KABINI EM2100ICJ23HM 1G BGA769P S IC A32 KABINI EM2100ICJ23HM 1G BGA769P
Part Number = SA00007OQ20 Part Number = SA00007RA60 Part Number = SA00007RA40
S IC A32 E2-6200 EM6200ITJ44JB 1.5G BGA AM6210ITJ44JB AM6210ITJ44JB
UAPU1 A6R1@
UAPU1 BE1@ UAPU1 R36110@ UAPU1 R16110@
2 2
A6-5200
E1-6050 E2-6110 R2 15W E2-6110 R2 15W Part Number = SA00006R350
Part Number = SA00007IQ50 Part Number = SA00007RB60 Part Number = SA00007RB40 S IC KABINI AM5200IAJ44HM 2G BGA769P APU
S IC A32 E1-6050 ZM1332M2J2370 1.35G BGA EM6110ITJ44JB EM6110ITJ44JB
E1-6010 R2 10 E1-6010 R2 10
Part Number = SA00007RC60 Part Number = SA00007RC40
EM6010IUJ23JB EM6010IUJ23JB
re check
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NOTES LIST
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Wednesday, March 26, 2014 Sheet 4 of 46
A B C D E
5 4 3 2 1
A6@
UAPU1A
18 DDRAB_SMA[15..0] DDRAB_SDQ[63..0] 18
MEMORY
DDRAB_SMA0 AG38 M_ADD0 M_DATA0 B30 DDRAB_SDQ0
DDRAB_SMA1 W35 M_ADD1 M_DATA1 A32 DDRAB_SDQ1
DDRAB_SMA2 W38 M_ADD2 M_DATA2 B35 DDRAB_SDQ2
DDRAB_SMA3 W34 M_ADD3 M_DATA3 A36 DDRAB_SDQ3
DDRAB_SMA4 U38 M_ADD4 M_DATA4 B29 DDRAB_SDQ4
DDRAB_SMA5 U37 M_ADD5 M_DATA5 A30 DDRAB_SDQ5
DDRAB_SMA6 U34 M_ADD6 M_DATA6 A34 DDRAB_SDQ6
DDRAB_SMA7 R35 M_ADD7 M_DATA7 B34 DDRAB_SDQ7 A6@
DDRAB_SMA8 R38 M_ADD8 UAPU1B
DDRAB_SMA9 N38 M_ADD9 M_DATA8 B37 DDRAB_SDQ8 PCIE
DDRAB_SMA10 AG34 M_ADD10 M_DATA9 A38 DDRAB_SDQ9
D D
DDRAB_SMA11 R34 M_ADD11 M_DATA10 D40 DDRAB_SDQ10
DDRAB_SMA12 N37 M_ADD12 M_DATA11 D41 DDRAB_SDQ11 R10 P_GPP_RXP0 P_GPP_TXP0 L2
DDRAB_SMA13 AN34 M_ADD13 M_DATA12 B36 DDRAB_SDQ12 Follow CRB Use PCIE Port R8 P_GPP_RXN0 P_GPP_TXN0 L1 Follow CRB Use PCIE Port
DDRAB_SMA14 L38 M_ADD14 M_DATA13 A37 DDRAB_SDQ13
DDRAB_SMA15 L35 M_ADD15 M_DATA14 B41 DDRAB_SDQ14 R5 P_GPP_RXP1 P_GPP_TXP1 K2 PCIE_ATX_DRX_P1 CC31 2 .1U_0402_16V7K
24 PCIE_ARX_DTX_P1 PCIE_ATX_C_DRX_P1 24
M_DATA15 C40 DDRAB_SDQ15 R4 P_GPP_RXN1 CR P_GPP_TXN1 K1 PCIE_ATX_DRX_N1 CC41 2 .1U_0402_16V7K
24 PCIE_ARX_DTX_N1 PCIE_ATX_C_DRX_N1 24
AJ38 M_BANK0
18 DDRAB_SBS0#
AG35 M_BANK1 M_DATA16 F40 DDRAB_SDQ16 N5 P_GPP_RXP2 J2 PCIE_ATX_DRX_P2 CC51 2 .1U_0402_16V7K
18 DDRAB_SBS1# 22 PCIE_ARX_DTX_P2 P_GPP_TXP2 PCIE_ATX_C_DRX_P2 22
N34 M_BANK2 M_DATA17 F41 DDRAB_SDQ17 Swap LAN and CR for layout 08/15 N4 P_GPP_RXN2 WLAN J1 PCIE_ATX_DRX_N2 CC61 2 .1U_0402_16V7K
18 DDRAB_SBS2# 22 PCIE_ARX_DTX_N2 P_GPP_TXN2 PCIE_ATX_C_DRX_N2 22
M_DATA18 K40 DDRAB_SDQ18
18 DDRAB_SDM[7..0]
DDRAB_SDM0 B32 M_DM0 M_DATA19 K41 DDRAB_SDQ19 N10 P_GPP_RXP3 P_GPP_TXP3 H2 1
PCIE_ATX_DRX_P3 CC12 2 .1U_0402_16V7K
24 PCIE_ARX_DTX_P3 PCIE_ATX_C_DRX_P3 24
DDRAB_SDM1 B38 M_DM1 M_DATA20 E40 DDRAB_SDQ20 N8 P_GPP_RXN3 LAN P_GPP_TXN3 H1 1
PCIE_ATX_DRX_N3 CC16 2 .1U_0402_16V7K
24 PCIE_ARX_DTX_N3 PCIE_ATX_C_DRX_N3 24
DDRAB_SDM2 G40 M_DM2 M_DATA21 E41 DDRAB_SDQ21
DDRAB_SDM3 N41 M_DM3 M_DATA22 J40 DDRAB_SDQ22 +0.95VS RC2 1 2 P_TX_ZVDD W8 P_TX_ZVDD_095 W7 P_RX_ZVDD 2 RC3 1 +0.95VS
P_RX_ZVDD_095
DDRAB_SDM4 AG40 M_DM4 M_DATA23 J41 DDRAB_SDQ23
DDRAB_SDM5 AN41 M_DM5 1.69K_0402_1% 1K_0402_1%
DDRAB_SDM6 AY40 M_DM6 M_DATA24 M41 DDRAB_SDQ24
DDRAB_SDM7 AY34 M_DM7 M_DATA25 N40 DDRAB_SDQ25 L5 P_GFX_RXP0 P_GFX_TXP0 G2 PCIE_ATX_GRX_P0 C1 PX@ 1 2 0.1U_0402_16V7K
11 PCIE_GTX_C_ARX_P0 PCIE_ATX_C_GRX_P0 11
T1 DDRA_SDM8 Y40 M_DM8 M_DATA26 T41 DDRAB_SDQ26 L4 P_GFX_RXN0 P_GFX_TXN0 G1 PCIE_ATX_GRX_N0 C2 PX@ 1 2 0.1U_0402_16V7K
11 PCIE_GTX_C_ARX_N0 PCIE_ATX_C_GRX_N0 11
M_DATA27 U40 DDRAB_SDQ27
B33 M_DQS_H0 M_DATA28 L40 DDRAB_SDQ28 J5 P_GFX_RXP1 P_GFX_TXP1 F2 PCIE_ATX_GRX_P1 C3 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS0 11 PCIE_GTX_C_ARX_P1 PCIE_ATX_C_GRX_P1 11
A33 M_DQS_L0 M_DATA29 M40 DDRAB_SDQ29 J4 P_GFX_RXN1 P_GFX_TXN1 F1 PCIE_ATX_GRX_N1 C4 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS0# 11 PCIE_GTX_C_ARX_N1 PCIE_ATX_C_GRX_N1 11
B40 M_DQS_H1 M_DATA30 R40 DDRAB_SDQ30 VGA
18 DDRAB_SDQS1
A40 M_DQS_L1 M_DATA31 T40 DDRAB_SDQ31 G5 P_GFX_RXP2 P_GFX_TXP2 E2 PCIE_ATX_GRX_P2 C5 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS1# 11 PCIE_GTX_C_ARX_P2 PCIE_ATX_C_GRX_P2 11
H41 M_DQS_H2 G4 P_GFX_RXN2 P_GFX_TXN2 E1 PCIE_ATX_GRX_N2 C6 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS2 11 PCIE_GTX_C_ARX_N2 PCIE_ATX_C_GRX_N2 11
H40 M_DQS_L2 M_DATA32 AF40 DDRAB_SDQ32
18 DDRAB_SDQS2#
P41 M_DQS_H3 M_DATA33 AF41 DDRAB_SDQ33 D7 P_GFX_RXP3 P_GFX_TXP3 D2 PCIE_ATX_GRX_P3 C7 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS3 11 PCIE_GTX_C_ARX_P3 PCIE_ATX_C_GRX_P3 11
P40 M_DQS_L3 M_DATA34 AK40 DDRAB_SDQ34 E7 P_GFX_RXN3 P_GFX_TXN3 D1 PCIE_ATX_GRX_N3 C8 PX@ 1 2 0.1U_0402_16V7K
18 DDRAB_SDQS3# 11 PCIE_GTX_C_ARX_N3 PCIE_ATX_C_GRX_N3 11
AH41 M_DQS_H4 M_DATA35 AK41 DDRAB_SDQ35
18 DDRAB_SDQS4
C AH40 M_DQS_L4 M_DATA36 AE40 DDRAB_SDQ36 C
18 DDRAB_SDQS4#
AP41 M_DQS_H5 M_DATA37 AE41 DDRAB_SDQ37
18 DDRAB_SDQS5
AP40 M_DQS_L5 M_DATA38 AJ40 DDRAB_SDQ38
18 DDRAB_SDQS5#
BA40 M_DQS_H6 M_DATA39 AJ41 DDRAB_SDQ39 FT3_BGA_769P-T_A39
18 DDRAB_SDQS6
AY41 M_DQS_L6 Part Number = SA00006V710
18 DDRAB_SDQS6#
AY33 M_DQS_H7 M_DATA40 AM41 DDRAB_SDQ40
18 DDRAB_SDQS7
BA34 M_DQS_L7 M_DATA41 AN40 DDRAB_SDQ41
18 DDRAB_SDQS7#
AA40 M_DQS_H8 M_DATA42 AT41 DDRAB_SDQ42
Y41 M_DQS_L8 M_DATA43 AU40 DDRAB_SDQ43
M_DATA44 AL40 DDRAB_SDQ44
AC35 M_CLK_H0 M_DATA45 AM40 DDRAB_SDQ45
18 DDRA_CLK0
AC34 M_CLK_L0 M_DATA46 AR40 DDRAB_SDQ46
18 DDRA_CLK0#
AA34 M_CLK_H1 M_DATA47 AT40 DDRAB_SDQ47
18 DDRA_CLK1
AA32 M_CLK_L1
18 DDRA_CLK1#
AE38 M_CLK_H2 M_DATA48 AV41 DDRAB_SDQ48
AE37 M_CLK_L2 M_DATA49 AW40 DDRAB_SDQ49
AA37 M_CLK_H3 M_DATA50 BA38 DDRAB_SDQ50
AA38 M_CLK_L3 M_DATA51 AY37 DDRAB_SDQ51
M_DATA52 AU41 DDRAB_SDQ52
G38 M_RESET_L M_DATA53 AV40 DDRAB_SDQ53
18 MEM_MAB_RST#
MEM_MAB_EVENT# AE34 M_EVENT_L M_DATA54 AY39 DDRAB_SDQ54
18 MEM_MAB_EVENT#
M_DATA55 AY38 DDRAB_SDQ55
L34 M0_CKE0
18 DDRA_CKE0
J38 M0_CKE1 M_DATA56 BA36 DDRAB_SDQ56
18 DDRA_CKE1
J37 M1_CKE0 M_DATA57 AY35 DDRAB_SDQ57
J34 M1_CKE1 M_DATA58 BA32 DDRAB_SDQ58
M_DATA59 AY31 DDRAB_SDQ59
AN38 M0_ODT0 M_DATA60 BA37 DDRAB_SDQ60
18 DDRA_ODT0
AU38 M0_ODT1 M_DATA61 AY36 DDRAB_SDQ61
18 DDRA_ODT1
AN37 M1_ODT0 M_DATA62 BA33 DDRAB_SDQ62
B B
AR37 M1_ODT1 M_DATA63 AY32 DDRAB_SDQ63
1 FT3_BGA_769P-T_A39
1
+1.35V_VDDQ
RPC1
1 8
2 7 M_VREF
3 6 MEM_MAB_EVENT#
1U_0402_6.3V6K
4 5
CC8
0.1U_0402_25V6
CC9
A 1K_0804_8P4R_1% 1 1 A
2 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
MEM & PCIE
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 5 of 46
5 4 3 2 1
5 4 3 2 1
CRT@
A6@ RPC12
UAPU1C DAC_BLU 1 8
DISPLAY/SVI2/JTAG/TEST DAC_GRN 2 7
APU_DP1_TXP0 A9 TDP1_TXP0 DP_150_ZVSS B16DP_150_ZVSS 2 RC10 1 150_0402_1% DAC_RED 3 6
20 APU_DP1_TXP0
APU_DP1_TXN0 B9 TDP1_TXN0 DP_2K_ZVSS A21DP_2K_ZVSS 2 RC11 1 2K_0402_1% 4 5
20 APU_DP1_TXN0
DP_BLON B17 DP_ENBKL
DP_ENBKL 28
APU_DP1_TXP1A10 TDP1_TXP1 DP_DIGON A17 DP_ENVDD VDDIO level 150_0804_8P4R_1%
20 APU_DP1_TXP1 DP_ENVDD 19
APU_DP1_TXN1B10 TDP1_TXN1 DP_VARY_BL A18 DP_INT_PWM
20 APU_DP1_TXN1 DP_INT_PWM 19,27 Need Level shift
To HDMI APU_DP1_TXP2A11 TDP1_TXP2
D 20 APU_DP1_TXP2 D
APU_DP1_TXN2B11 TDP1_TXN2 TDP1_AUXP D17 DP1_AUXP
20 APU_DP1_TXN2 DP1_AUXP 20
TDP1_AUXN E17 DP1_AUXN To HDMI
DP1_AUXN 20
APU_DP1_TXP3A12 TDP1_TXP3 @
20 APU_DP1_TXP3
APU_DP1_TXN3B12 TDP1_TXN3 TDP1_HPD H19 DP1_HPD HDMI RPC7
20 APU_DP1_TXN3 DP1_HPD 20
APU_TEST10 1 8
A4 LTDP0_TXP0 LTDP0_AUXP D15 AUXP_DDC_CLK APU_TEST9 2 7
27 LVDS_TXP2 AUXP_DDC_CLK 27
B4 LTDP0_TXN0 LTDP0_AUXN E15 AUXN_DDC_DATA To LVDS GIO_TSTDTM0_SERIALCLK 3 6
27 LVDS_TXN2 AUXN_DDC_DATA 27
GIO_TSTDTM0_CLKINIT 4 5
A5 LTDP0_TXP1 LTDP0_HPD H17 EDP_HPD
27 LVDS_TXP1 EDP_HPD 19,27
B5 LTDP0_TXN1 1K_0804_8P4R_5%
27 LVDS_TXN1
To LVDS DAC_RED B14DAC_R_RED 1 2 68NH_+-5% SHI0000JN00 DAC_RED
+1.8VS DAC_RED 21
A6 LTDP0_TXP2 RC103 CRT@
27 LVDS_TXP0
B6 LTDP0_TXN2 DAC_GREEN A14DAC_R_GRN1 2 68NH_+-5% SHI0000JN00 DAC_GRN
27 LVDS_TXN0 DAC_GRN 21
RC104 CRT@ CRT
RC30 1 @ 2 0_0402_5% A7 LTDP0_TXP3 DAC_BLUE B15DAC_R_BLU 1 2 68NH_+-5% SHI0000JN00 DAC_BLU @
APU_VDDIO 43 27 LVDS_CLKP DAC_BLU 21
B7 LTDP0_TXN3 RC118 CRT@ RPC3
27 LVDS_CLKN
APU_TEST7 1 8
DAC_HSYNC G19 DAC_HSYNC APU_TEST8 2 7
DAC_HSYNC 21
K15 DISP_CLKIN_H DAC_VSYNC E19 DAC_VSYNC PLLTEST0 3 6
+3VS DAC_VSYNC 21
H15 DISP_CLKIN_L PLLTEST1 4 5
DAC_SCL D19
DAC_DDC_CLK 21
RPC5 APU_SVT G31 SVT DAC_SDA D21 1K_0804_8P4R_5%
43 APU_SVT DAC_DDC_DATA 21
8 1 ALERT_L APU_SVC D27 SVC
43 APU_SVC
7 2 PROCHOT# SVI 2.0 APU_SVD E29 SVD DAC_ZVSS A16DAC_ZVSS 1 RC17 2 499_0402_1%
43 APU_SVD
6 3
5 4 EC_SMB_CK2 B22 SIC THERMDA H27 T2
12,28 EC_SMB_CK2
SB-TSI 12,28 EC_SMB_DA2 B21 SID THERMDC H29 T3
EC_SMB_DA2
C 1K_0804_8P4R_5% DIECRACKMON D25 APU_TEST6 T4 C
+1.8VS Kabini@ APU_RST#_APU B20 APU_RST_L BP0 A27 APU_TEST7 @ +1.8VS
RC22 1 2 0_0402_5% APU_TEMPIN1 A20 LDT_RST_L BP1 B27 APU_TEST8 RPC6
RC22,23 CNG to 0ohm for FT3/FT3b Co lay Cloud BP2 A26 APU_TEST9 APU_SVC 1 8
RC25 1 2 300_0402_5% APU_RST#_APU APU_PWRGD_L B19 APU_PWROK BP3 B26 APU_TEST10 APU_SVD 2 7
43 APU_PWRGD_L
RC28 1 2 300_0402_5% APU_PWRGD_L RC23 1 2 0_0402_5% APU_TEMPIN2 A19 LDT_PWROK PLLTEST1 B28 PLLTEST1 APU_SVT 3 6
Kabini@ PLLTEST0 A28 PLLTEST0 4 5
PROCHOT# A22 PROCHOT_L BYPASSCLK_H B24 BYPASSCLK_H 1 RC34 2 511_0402_1%
36,43,9 PROCHOT#
1 1 ALERT_L B18 ALERT_L BYPASSCLK_L A24 BYPASSCLK_L 1 RC35 2 511_0402_1% +1.8VS 1K_0804_8P4R_5%
PLLCHRZ_H AV35 T5
150P_0402_50V8J
CC11
CC10 T35 APU_TDI D29 TDI PLLCHRZ_L AU35 T6
150P_0402_50V8J T15 APU_TDO D31 TDO M_TEST E33 T7
2 2 APU_TCK D35 TCK +1.8VS
T36
RC26 1 @ 2 0_0402_5% APU_TEMPIN0 T37 APU_TMS D33 TMS FREE_2 A29 APU_TEMPIN0
RC27 1 @ 2 0_0402_5% APU_TEMPIN1 T39 APU_TRST# G27 TRST_L GIO_TSTDTM0_SERIALCLK H21 GIO_TSTDTM0_SERIALCLK RC38 1 @ 2 1K_0402_1% +1.8VS
RC29 1 @ 2 0_0402_5% APU_TEMPIN2 T38 APU_DBRDY B25 DBRDY GIO_TSTDTM0_CLKINIT H25 GIO_TSTDTM0_CLKINIT RC40 1 @ 2 1K_0402_1%
T40 APU_DBREQ# A25 DBREQ_L APU_DBREQ# RC42 1 2 1K_0402_1%
USB_ATEST0 AJ10 T9 DP_STEREOSYNC RC43 1 @ 2 1K_0402_1%
APU_VDDNB_SEN D23 VDDCR_NB_SENSE USB_ATEST1 AJ8 T10
43 APU_VDDNB_SEN
APU_VDD_SEN G23 VDDCR_CPU_SENSE M_ANALOGIN R32 T11 RC45
MMBT3904WH_SOT323-3
MMBT3904WH_SOT323-3
MMBT3904WH_SOT323-3
+3VS
100P_0402_50V8J
100P_0402_50V8J
100P_0402_50V8J
Close to APU
DAC_RED 1 2
PROCHOT# CC13 @EMI@ .1U_0402_16V7K
DAC_GRN 1 2
CC15 @EMI@ .1U_0402_16V7K
6
DAC_BLU 1 2
Q4A CC125 @EMI@ .1U_0402_16V7K
2N7002KDW_SOT363-6
A 2 A
H_PROCHOT#_EC 28,36
This power part.
1
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2013/02/26 Deciphered Date 2015/07/08 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SATA_USB_LPC_SPI
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 6 of 46
5 4 3 2 1
5 4 3 2 1
A6@
UAPU1E
4MB SPI ROM +3VALW
USBCLK/14M_25M_48M_OSC W4
& Non-share ROM. 0.1U_0402_25V6
2
CC14
1
23 SATA_ITX_C_DRX_P0 SATA_ITX_C_DRX_N0 AY14 SATA_TX0N
23 SATA_ITX_C_DRX_N0
USB_ZVSS AG4 USB_RCOMP RC60 1 2 11.8K_0402_1% U2 Kabini@
HDD SATA_PRX_DTX_N0 BA16 SATA_RX0N FCH_SPI_CS1# 1 8
23 SATA_PRX_DTX_N0 AY16 SATA_RX0P CS# VCC
23 SATA_PRX_DTX_P0
SATA_PRX_DTX_P0 USB_HSD0P AL4 USB20_P0 USB20_P0 25
FCH_SPI_MISO 2
SO/SIO1 HOLD#
7 FCH_SPI_HOLD#
USB_HSD0N AL5 USB20_N0 USB20_N0 25 External USB conn. FCH_SPI_WP# 3
WP# SCLK
6 FCH_SPI_CLK
SATA_PTX_DRX_P1_C AY19 SATA_TX1P 4 5 FCH_SPI_MOSI
23 SATA_PTX_DRX_P1_C BA19 SATA_TX1N GND SI/SIO0
23 SATA_PTX_DRX_N1_C
SATA_PTX_DRX_N1_C USB_HSD1P AJ4
USB_HSD1N AJ5 W25Q64FVSSIG_SO8
ODD SATA_PRX_DTX_N1_C AY17 SATA_RX1N Check CS# PU R 1kor10k and pop/nopop SA00003K810 U2 Beema@
23 SATA_PRX_DTX_N1_C BA17 SATA_RX1P
23 SATA_PRX_DTX_P1_C
SATA_PRX_DTX_P1_C USB_HSD2P AG7 SCL v1.20 : If an SPI ROM is shared between
D USB_HSD2N AG8 the FCH and the Embedded Controller S IC FL 64M W25Q64FVSSIQ SOIC 8P SPI ROM D
2 RC63 1 1K_0402_1% SATA_CALRN AR19 SATA_ZVSS a 10-K pull-up resistor to +3.3V_S5 is installed. SA000039A30
+0.95VS 2 1 1K_0402_1% SATA_CALRP AP19 SATA_ZVDD_095 USB_HSD3P AG1 USB20_P3 USB20_P3 22
RC65 USB_HSD3N AG2 USB20_N3 USB20_N3 22 Mini PCIe CONN
SATA_LED# BA30 SATA_ACT_L/GPIO67 USB_HSD4P AF1 USB20_P4
30 SATA_LED# USB20_P4 19
USB_HSD4N AF2 USB20_N4 USB20_N4 19 Front Camera
AY12 SATA_X1
USB_HSD5P AE1 USB20_P5 USB20_P5 19
USB_HSD5N AE2 USB20_N5 USB20_N5 19 Touch Screen
+3VALW
+3VS BA12 SATA_X2 USB_HSD6P AD1
USB_HSD6N AD2
2 RC64 1 SATA_LED# RP12
560_0402_5% CLK_PEG_VGA U4 GFX_CLKP USB_HSD7P AC1 FCH_SPI_CS1# 1 8
11 CLK_PEG_VGA
GPU CLK_PEG_VGA#U5 GFX_CLKN USB_HSD7N AC2 FCH_SPI_CS2# 2 7
11 CLK_PEG_VGA#
FCH_SPI_WP# 3 6
AC8 GPP_CLK0P USB_HSD8P AB1 USB20_P8 FCH_SPI_HOLD# 4 5
USB20_P8 25
AC10 GPP_CLK0N USB_HSD8N AB2 USB20_N8 MB USB3.0 port0 (2.0)
USB20_N8 25
10K_0804_8P4R_5%
AE4 GPP_CLK1P USB_HSD9P AA1 USB20_P9
24 CLK_PCIE_CR USB20_P9 25
CR AE5 GPP_CLK1N USB_HSD9N AA2 USB20_N9 External USB conn.
24 CLK_PCIE_CR# USB20_N9 25
AC4 GPP_CLK2P USB_SS_ZVSS AE10 USBSS_CALRN RC72 1 2 1K_0402_1%
22 CLK_PCIE_MINI1
WLAN AC5 GPP_CLK2N USB_SS_ZVDD_095_USB3_DUAL AE8 USBSS_CALRP RC73 1 2 1K_0402_1% +0.95V_DUAL Support Share ROM
22 CLK_PCIE_MINI1#
AA5 GPP_CLK3P USB_SS_0TXP T2 USB30_MTX_DRX_P0 15_0804_8P4R_5%
24 CLK_PCIE_LAN USB30_MTX_DRX_P0 25
LAN AA4 GPP_CLK3N USB_SS_0TXN T1 USB30_MTX_DRX_N0 4 5
24 CLK_PCIE_LAN# USB30_MTX_DRX_N0 25
3 6
CC17 1 2 15P_0402_50V8J AP13 X14M_25M_48M_OSC USB_SS_0RXP V2 USB30_MRX_DTX_P0 FCH_SPI_MOSI 2 7 EC_SPI_SI
USB30_MRX_DTX_P0 25 EC_SPI_SI 28
USB_SS_0RXN V1 USB30_MRX_DTX_N0 USB30_MRX_DTX_N0 25
FCH_SPI_CS1# 1 8 EC_SPI_CS0#
EC_SPI_CS0# 28
48M_X1 N2 X48M_X1
1
2 1 RPH42
GND IN USB_SS_1TXP R1
RC76 USB_SS_1TXN R2
4 3 1M_0402_1% FCH_SPI_MISO 1 2 EC_SPI_SO
GND OUT EC_SPI_SO 28
48M_X2 N1 X48M_X2 USB_SS_1RXP W1 RC82 0_0402_5%
48MHZ_20PF_E3SB48.0000F20M22 Y1 USB_SS_1RXN W2
2
C SJ10000EK00 C
CC18 1 2 15P_0402_50V8J FCH_SPI_CLK 1 EMI@ 2 EC_SPI_CLK
+3VS EC_SPI_CLK 28
LPC_CLK0_EC EMI@ 1 RC95 2 0_0402_5% AY2 LPCCLK0
LPC_CLK0_R_EC RC78 0_0402_5%
28 LPC_CLK0_EC
EMI@ 1 RC110 2 33_0402_5% LPC_CLK1_R
AW2 LPCCLK1 SPI_CLK/GPIO162 AU7 FCH_SPI_CLK_R RC77 1 EMI@ 2 0_0402_5%FCH_SPI_CLK Close to ROM
31 LPC_CLK1
SPI_CS1_L/GPIO165 AW9 FCH_SPI_CS1#
1
LPC_AD0 AT2 LAD0 SPI_CS2_L/GPIO166 AR4 FCH_SPI_CS2# RC78, RC82 CNG to 0ohm 0903 SI
28,31 LPC_AD0
@ R1382
@R1382 RC95 CNG to 0ohm 0903 SI LPC_AD1 AT1 LAD1 SPI_DO/GPIO163 AR11 FCH_SPI_MOSI
28,31 LPC_AD1
4.7K_0402_5% 28,31 LPC_AD2 LPC_AD2 AR2 LAD2 SPI_DI/GPIO164 AR7 FCH_SPI_MISO
28,31 LPC_AD3 LPC_AD3 AR1 LAD3 SPI_HOLD_L/GEVENT9_L AU11 FCH_SPI_HOLD#
LPC_FRAME# AP2 LFRAME_L SPI_WP_L/GPIO161 AU9 FCH_SPI_WP#
28,31 LPC_FRAME#
2
AP1 LDRQ0_L
SUS_STAT# 28,31 SERIRQ SERIRQ AV29 SERIRQ/GPIO48
LPC_CLKRUN_L AP25 LPC_CLKRUN_L
28 LPC_CLKRUN_L
SUS_STAT# AV2 LPC_PD_L/GEVENT5_L/SPI_TPM_CS_L
+3VALW
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SATA_USB_LPC_SPI
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 7 of 46
5 4 3 2 1
5 4 3 2 1
10UX3
+CPU_CORE
180PX1
1UX11
6 APU_TEMPRETURN
10U_0603_6.3V6M
CC20
10U_0603_6.3V6M
CC23
180P_0402_50V8J
CC24
1U_0402_6.3V6K
CC25
1U_0402_6.3V6K
CC26
1U_0402_6.3V6K
CC39
1U_0402_6.3V6K
CC21
1U_0402_6.3V6K
CC27
1U_0402_6.3V6K
CC28
1U_0402_6.3V6K
CC29
1U_0402_6.3V6K
CC30
1U_0402_6.3V6K
CC31
1U_0402_6.3V6K
CC32
1U_0402_6.3V6K
CC33
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 L32 VDDIO_MEM_S_2 VDDCR_CPU_2 L23 +1.8VS A13 VSS_2 VSS_64 J7 W39 VSS_126 VSS_188 AL41
L37 VDDIO_MEM_S_3 VDDCR_CPU_3 L25 A23 VSS_3 VSS_65 J8 W41 VSS_127 VSS_189 AM11
2
N35 VDDIO_MEM_S_4 VDDCR_CPU_4 L27 RC86 A31 VSS_4 VSS_66 J39 Y1 VSS_128 VSS_190 AM27
0_0402_5%
R31 VDDIO_MEM_S_5 VDDCR_CPU_5 L29 1 @ 2 0_0805_5% A35 VSS_5 VSS_67 K11 Y2 VSS_129 VSS_191 AM31
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 R37 N21 RC24 A39 K13 AA3 AN3
VDDIO_MEM_S_6 VDDCR_CPU_6 VSS_6 VSS_68 VSS_130 VSS_192
D U32 VDDIO_MEM_S_7 VDDCR_CPU_7 N23 CC34 1 210U_0603_6.3V6M B8 VSS_7 VSS_69 K17 AA7 VSS_131 VSS_193 AN7 D
U35 VDDIO_MEM_S_8 VDDCR_CPU_8 N27 B13 VSS_8 VSS_70 K19 AA8 VSS_132 VSS_194 AN39
1
W31 R21 CC22 1 2 1U_0402_6.3V6K B23 K21 AA11 AP31
W32
VDDIO_MEM_S_9
VDDIO_MEM_S_10
VDDCR_CPU_9
VDDCR_CPU_10 R23 180PX1 B31
VSS_9
VSS_10
VSS_71
VSS_72 K23 AA15
VSS_133
VSS_134
VSS_195
VSS_196 AR3
W37 R27 CC35 1 2 1U_0402_6.3V6K B39 K25 AA19 AR13
AA31
VDDIO_MEM_S_11 VDDCR_CPU_11
U21 10UX1 C1
VSS_11 VSS_73
K27 AA25
VSS_135 VSS_197
AR17
VDDIO_MEM_S_12 VDDCR_CPU_12 VSS_12 VSS_74 VSS_136 VSS_198
10UX4 AA35
AC32
VDDIO_MEM_S_13 VDDCR_CPU_13 U23
U27
1UX7 CC36 1 2 1U_0402_6.3V6K C2
C5
VSS_13 VSS_75 K29
K31
AA29
AA39
VSS_137 VSS_199 AR21
AR25
VDDIO_MEM_S_14 VDDCR_CPU_14 VSS_14 VSS_76 VSS_138 VSS_200
AC37 W21 CC37 1 2 1U_0402_6.3V6K C7 L3 AC3 AR29
+CPU_CORE_NB 180PX1 AE31
VDDIO_MEM_S_15 VDDCR_CPU_15
W23 C9
VSS_15 VSS_77
L7 AC7
VSS_139 VSS_201
AR39
VDDIO_MEM_S_16 VDDCR_CPU_16 VSS_16 VSS_78 VSS_140 VSS_202
1UX9 AE35
AG32
VDDIO_MEM_S_17 VDDCR_CPU_17 W27
AA21
CC38 1 2 1U_0402_6.3V6K C11
C13
VSS_17 VSS_79 L8
L10
AC11
AC15
VSS_141 VSS_203 AR41
AU1
VDDIO_MEM_S_18 VDDCR_CPU_18 VSS_18 VSS_80 VSS_142 VSS_204
AG37 VDDIO_MEM_S_19 VDDCR_CPU_19 AA23 CC40 1 2 1U_0402_6.3V6K C15 VSS_19 VSS_81 L11 AC19 VSS_143 VSS_205 AU2
AJ35 VDDIO_MEM_S_20 VDDCR_CPU_20 AA27 C17 VSS_20 VSS_82 L15 AC25 VSS_144 VSS_206 AU3
AL32 VDDIO_MEM_S_21 VDDCR_CPU_21 AC21 CC41 1 2 1U_0402_6.3V6K C19 VSS_21 VSS_83 L19 AC29 VSS_145 VSS_207 AU15
AL37 VDDIO_MEM_S_22 VDDCR_CPU_22 AC23 C21 VSS_22 VSS_84 L31 AC31 VSS_146 VSS_208 AU19
AR35 VDDIO_MEM_S_23 VDDCR_CPU_23 AC27 CC42 1 2 180P_0402_50V8J C23 VSS_23 VSS_85 L39 AC39 VSS_147 VSS_209 AU23
VDDCR_CPU_24 AE21 C25 VSS_24 VSS_86 L41 AC41 VSS_148 VSS_210 AU27
10U_0603_6.3V6M
CC43
10U_0603_6.3V6M
CC44
10U_0603_6.3V6M
CC45
10U_0603_6.3V6M
CC46
180P_0402_50V8J
CC47
1U_0402_6.3V6K
CC48
1U_0402_6.3V6K
CC49
1U_0402_6.3V6K
CC50
1U_0402_6.3V6K
CC51
1U_0402_6.3V6K
CC52
1U_0402_6.3V6K
CC53
1U_0402_6.3V6K
CC54
1U_0402_6.3V6K
CC55
1U_0402_6.3V6K
CC56
1 1 1 1 1 1 1 1 1 1 1 1 1 1 VDDCR_CPU_25 AE23 C27 VSS_25 VSS_87 M1 AE3 VSS_149 VSS_211 AU39
VDDCR_CPU_26 AE27 C29 VSS_26 VSS_88 M2 AE7 VSS_150 VSS_212 AV9
+APU_VDDIO_AZ +1.5VS C31 N3 AE25 AW3
VSS_27 VSS_89 VSS_151 VSS_213
L13 C33 N7 AE29 AW7
2 2 2 2 2 2 2 2 2 2 2 2 2 2 VDDCR_NB_1
L17 +CPU_CORE_NB C35
VSS_28 VSS_90
N15 AE32
VSS_152 VSS_214
AW13
VDDCR_NB_2 VSS_29 VSS_91 VSS_153 VSS_215
VDDCR_NB_3 N11 RC87 1 @ 2 0_0805_5% C37 VSS_30 VSS_92 N19 AE39 VSS_154 VSS_216 AW15
VDDCR_NB_4 N13 C39 VSS_31 VSS_93 N25 AG3 VSS_155 VSS_217 AW17
N17 CC57 1 2 4.7U_0603_6.3V6K C41 N29 AG5 AW19
VDDCR_NB_5
VDDCR_NB_6 R11 4.7UX1 D9
VSS_32
VSS_33
VSS_94
VSS_95 N31 AG10
VSS_156
VSS_157
VSS_218
VSS_219 AW21
R13 CC58 1 2 1U_0402_6.3V6K D11 N39 AG11 AW23
VDDCR_NB_7
VDDCR_NB_8 R17 180PX1 D13
VSS_34 VSS_96
P1 AG13
VSS_158 VSS_220
AW25
VSS_35 VSS_97 VSS_159 VSS_221
VDDCR_NB_9 U13
U17
1UX3 CC59 1 2 1U_0402_6.3V6K E3
E4
VSS_36 VSS_98 P2
R3
AG15
AG19
VSS_160 VSS_222 AW27
AW31
10UX3 VDDCR_NB_10
VDDCR_NB_11 W13 CC60 1 2 1U_0402_6.3V6K E9
VSS_37
VSS_38
VSS_99
VSS_100 R7 AG25
VSS_161
VSS_162
VSS_223
VSS_224 AW33
W17 E11 R15 AG29 AW35
180PX4 VDDCR_NB_12
AA13 CC61 1 2 180P_0402_50V8J E13
VSS_39 VSS_101
R19 AG31
VSS_163 VSS_225
AW37
+1.35V_VDDQ VDDCR_NB_13 VSS_40 VSS_102 VSS_164 VSS_226
0.1UX8 VDDCR_NB_14 AA17
AC13
E27
E31
VSS_41 VSS_103 R25
R29
AG39
AG41
VSS_165 VSS_227 AW39
AW41
VDDCR_NB_15 VSS_42 VSS_104 VSS_166 VSS_228
VDDCR_NB_16 AC17 E35 VSS_43 VSS_105 R39 AH1 VSS_167 VSS_229 AY13
C VDDCR_NB_17 AE15 E38 VSS_44 VSS_106 R41 AH2 VSS_168 VSS_230 AY15 C
VDDCR_NB_18 AE17 E39 VSS_45 VSS_107 U1 AJ3 VSS_169 VSS_231 AY18
AE19 +APU_VDD_0.95 +0.95VS G3 U2 AJ7 AY30
VDDCR_NB_19 VSS_46 VSS_108 VSS_170 VSS_232
VDDCR_NB_20 AG17 G7 VSS_47 VSS_109 U3 AJ15 VSS_171 VSS_233 BA2
+APU_VDDIO_AZ AL10 VDDIO_AZ_ALW_1 VDDCR_NB_21 AG21 G11 VSS_48 VSS_110 U7 AJ17 VSS_172 VSS_234 BA7
AL11 VDDIO_AZ_ALW_2 RC88 1 2 0_0805_5% G13 VSS_49 VSS_111 U8 AJ19 VSS_173 VSS_235 BA13
10U_0603_6.3V6M
CC62
10U_0603_6.3V6M
CC63
10U_0603_6.3V6M
CC64
180P_0402_50V8J
CC65
180P_0402_50V8J
CC66
180P_0402_50V8J
CC67
180P_0402_50V8J
CC68
0.1U_0402_10V6K
CC69
0.1U_0402_10V6K
CC70
0.1U_0402_10V6K
CC71
0.1U_0402_10V6K
CC72
0.1U_0402_10V6K
CC73
0.1U_0402_10V6K
CC74
0.1U_0402_10V6K
CC75
0.1U_0402_10V6K
CC77
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 G15 VSS_50 VSS_112 U11 AJ23 VSS_174 VSS_236 BA15
B1 VDD_18_ALW_1 A2 CC76 1 2 10U_0603_6.3V6M G17 U15 AJ25 BA18
+APU_VDD18_ALW
B2 VDD_18_ALW_2
VDD_18_1
VDD_18_2 A3
+APU_VDD_18 180PX1 G21
VSS_51
VSS_52
VSS_113
VSS_114 U19 AJ29
VSS_175
VSS_176
VSS_237
VSS_238 BA21
B3 CC78 1 2 10U_0603_6.3V6M G25 U25 AJ31 BA25
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 VDD_18_3
C3 10UX2 G29
VSS_53 VSS_115
U29 AJ32
VSS_177 VSS_239
BA31
VDD_18_4 VSS_54 VSS_116 VSS_178 VSS_240
AL13 VDD_33_ALW_1
1UX6 CC79 1 2 1U_0402_6.3V6K G35 VSS_55 VSS_117 U31 AJ39 VSS_179 VSS_241 BA35
+APU_VDD33_ALW VDD_33_1 AM15 +APU_VDD_33 G37 VSS_56 VSS_118 U39 AL3 VSS_180 VSS_242 BA39
AM13 VDD_33_ALW_2 VDD_33_2 AM17 CC80 1 2 1U_0402_6.3V6K G39 VSS_57 VSS_119 W3 AL8 VSS_181 VSSBG_DAC A15
G41 VSS_58 VSS_120 W5 AL15 VSS_182 AL31
VBURN
+0.95V_DUAL AR5 VDD_095_USB3_DUAL_1 VDD_095_1 AG23 +APU_VDD_0.95 CC81 1 2 1U_0402_6.3V6K H11 VSS_59 VSS_121 W11 AL17 VSS_183 AM29
PSEN
AU4 VDD_095_USB3_DUAL_2 VDD_095_2 AG27 H13 VSS_60 VSS_122 W15 AL19 VSS_184
AV7 VDD_095_USB3_DUAL_3 VDD_095_3 AJ21 CC82 1 2 1U_0402_6.3V6K H23 VSS_61 VSS_123 W19 AL25 VSS_185
AW5 AJ27 H31 W25 AL29
4.7UX1 VDD_095_USB3_DUAL_4 VDD_095_4
VDD_095_5 AL21 CC83 1 2 1U_0402_6.3V6K
VSS_62 VSS_124 VSS_186
AE11 AL23
180PX2 +VDD_0.95_ALW
AE13
VDD_095_ALW_1 VDD_095_6
AL27 CC84 1 2 1U_0402_6.3V6K FT3_BGA_769P-T_A39 FT3_BGA_769P-T_A39
+1.8VALW VDD_095_ALW_2 VDD_095_7
1UX6 +APU_VDD18_ALW +3VALW +APU_VDD33_ALW
AJ11
AJ13
VDD_095_ALW_3 VDD_095_8 AM23
AM25 PX@ CC85 1 2 180P_0402_50V8J
Part Number = SA00006V710 Part Number = SA00006V710
VDD_095_ALW_4 VDD_095_9
RC89 RC90
0_0603_5% VDD_095_GFX_1 U10APU_VDD_0.95_GFX 1 2 +APU_VDD_0.95
1 2 RC91 VDD_095_GFX_2 W10
1 @ 2 AN4 VDDBT_RTC_G VDD_095_GFX_3 AA10 0_0805_5%
10U_0603_6.3V6M
CC86
1U_0402_6.3V6K
CC87
FT3_BGA_769P-T_A39 1 1
Part Number = SA00006V710
180P_0402_50V8J
CC88
180P_0402_50V8J
CC89
1U_0402_6.3V6K
CC90
1U_0402_6.3V6K
CC91
1U_0402_6.3V6K
CC92
1U_0402_6.3V6K
CC93
1U_0402_6.3V6K
CC94
1U_0402_6.3V6K
CC95
1 1 1 1 1 1 1 1 2
1U_0402_6.3V6K
CC97
1U_0402_6.3V6K
CC98
1 1 2 2
CC96 1 Don't use GFX reserve RC92
1 @ 2 CC99 1 2 1U_0402_6.3V6K
4.7U_0603_6.3V6K
2 2 2 2 2 2 2 2 1 CC100
RC90, CC86, CC87
2 2 0.22U_0402_6.3V6K Cloud 08/12 0_0603_5% CC1011 2 1U_0402_6.3V6K
B B
2
CC1021 2 180P_0402_50V8J
+RTCBATT
1
RH13
+0.95VALW +VDD_0.95_ALW +0.95VALW +0.95V_DUAL 1K_0402_5%
W>=15mils U4
W>=15mils
2
RC97 RC98 AP2138N-1.5TRG1_SOT23-3 DC3
1 2 1 2 1 RC94 2 3 2
10K_0402_5% Vout 1 1
0_0805_5% 0_0805_5% 2 Vin 3
GND +3VLP
+0.95VS BAV70W_SOT323-3
1 @ 2
1U_0402_6.3V6K
CC104
1U_0402_6.3V6K
CC105
1U_0402_6.3V6K
CC106
1U_0402_6.3V6K
CC107
180P_0402_50V8J
CC108
1U_0402_6.3V6K
CC109
1U_0402_6.3V6K
CC110
1U_0402_6.3V6K
CC111
10U_0603_6.3V6M
CC112
10U_0603_6.3V6M
CC113
JC1 1
2
@
2 2 2 2 2 2 2 2 2 2 JUMP_43X39 CC103
1
1U_0402_16V6K
2
1
+RTCBATT
180PX1 20mils
1UX4 2 1
10UX2 - +
1UX3
A A
CONN@
JRTC1
LOTES_AAA-BAT-054-K01
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
POWER & DECOUPLING
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 8 of 46
5 4 3 2 1
5 4 3 2 1
+3VALW
5
10K_0804_8P4R_5% EC_RSMRST#_R AY5 RSMRST_L SD_CMD/GPIO74 AY23 2 @
P
B
D SD_CD/GPIO75 AY20 APU_PCIE_RST#_C RC1021 2 33_0402_5%
Y
4
PLT_RST# 11,22,24,31 D
PBTN_OUT# BA8 PWR_BTN_L SD_WP/GPIO76 BA20 1
28 PBTN_OUT# A
G
SYS_PWRGD AM19 PWR_GOOD 1 1 U3
+3VALW 28 SYS_PWRGD
SYS_RESET# AY7 SYS_RESET_L/GEVENT19_L SD_DATA0/GPIO77 BA22 RC105 NC7SZ08P5X_NL_SC70-5
3
FCH_PCIE_WAKE# AW11 WAKE_L/GEVENT8_L SD_DATA1/GPIO78 AY21 ESD@ CC121 CC116 @ 8.2K_0402_5%
SD_DATA2/GPIO79 AY24 100P_0402_50V8J 150P_0402_50V8J
RC106 1 2 100K_0402_5% USB_OC0# SLP_S3# AY3 SLP_S3_L BA24 2 2
28 SLP_S3# SD_DATA3/GPIO80
1
RC107 1 2 15K_0402_5% SYS_RESET# SLP_S5# BA5 SLP_S5_L
28 SLP_S5#
RC108 1 2 100K_0402_5% USB_OC1# SD_LED/GPIO45 AY25 RC1091 @ 2 0_0402_5%
TEST0 AU13 TEST0
T17 TEST1 AY10 TEST1/TMS SCL0/GPIO43 AU25 APU_SCLK0
APU_SCLK0 18,27
TEST2 AY6 TEST2 SDA0/GPIO47 AV25 APU_SDATA0
APU_SDATA0 18,27
EC_KBRST# AR23 KBRST_L SCL1/GPIO227 AY11 SIC
28 EC_KBRST#
EC_GA20 AR31 GA20IN/GEVENT0_L SDA1/GPIO228 BA11 SID
28 EC_GA20 +3VS
TEST0 RC1191 2 15K_0402_5% EC_SCI# AN5 LPC_PME_L/GEVENT3_L
28 EC_SCI#
TEST2 RC1201 @ 2 15K_0402_5% EC_SMI# AL7 LPC_SMI_L/GEVENT23_L GPIO49 AP27 ODD_PWR
28 EC_SMI# ODD_PWR 23
GPIO50 AY28
GPIO51 BA28 VGA_PWRGD
VGA_PWRGD 45
ODD_PLUG# AP15 AC_PRES/IR_RX0/GEVENT16_L GPIO55 AV23 DEVSLP0
23 ODD_PLUG# DEVSLP0 23
T21 IR_TX0 AV13 IR_TX0/GEVENT21_L GPIO57 AP21 FCH_GPIO57 APU_SCLK0 RC1111 2 2.2K_0402_5%
+1.8VALW ODD_DA# BA9 BA26 FCH_GPIO58 APU_SDATA0 RC1121 2 2.2K_0402_5%
23 ODD_DA# IR_TX1/GEVENT6_L GPIO58
T23 IR_RX1 BA10 IR_RX1/GEVENT20_L GPIO59 AV19
DC1 GPIO184 AV15 AY27 PXS_RST# +3VALW
T24 IR_LED_L/LLB_L/GPIO184 GPIO64 PXS_RST# 11
RC1221 2 2.2K_0402_5% EC_RSMRST#_R 2 1 EC_RSMRST# SPKR/GPIO66 BA27 APU_SPKR
EC_RSMRST# 28 APU_SPKR 26
AU29 CLK_REQ0_L/SATA_IS0_L/SATA_ZP0_L/GPIO60 GPIO68 AU21 DGPU_PWR_EN
DGPU_PWR_EN 13,28,45
CR_CLKREQ# AW29 CLK_REQ1_L/GPIO61 GPIO69 AY26
RB751V-40_SOD323-2 24 CR_CLKREQ#
MINI1_CLKREQ# AR27 CLK_REQ2_L/GPIO62 GPIO70 AV21 SIC RC1131 2 10K_0402_1%
22 MINI1_CLKREQ#
LAN_CLKREQ# AV27 CLK_REQ3_L/SATA_IS1_L/SATA_ZP1_L/GPIO63 GPIO71 AM21 GPIO71 RC1261 @ 2 0_0402_5% SID RC1141 2 10K_0402_1%
24 LAN_CLKREQ# PROCHOT# 36,43,6
VGA_CLKREQ# AY29 CLK_REQG_L/GPIO65/OSCIN GPIO174 BA3 GPIO174
12 VGA_CLKREQ#
DEVSLP0 RC1241 @ 2 10K_0402_1%
+3VS USB_OC0# AY8 USB_OC0_L/SPI_TPM_CS_L/TRST_L/GEVENT12_L AV17 GEVENT2_L
25 USB_OC0# GEVENT2_L
USB_OC1# AW1 USB_OC1_L/TDI/GEVENT13_L GEVENT4_L BA4 SERR#_B EC_LID_OUT# RC1251 2 100K_0402_5%
25 USB_OC1#
T26 USB_OC2# AV1 USB_OC2_L/TCK/GEVENT14_L GEVENT7_L AR15
RC1151 2 8.2K_0402_5% MINI1_CLKREQ# T27 USB_OC3# AY1 USB_OC3_L/TDO/GEVENT15_L GEVENT10_L AP17
RC1161 2 8.2K_0402_5% LAN_CLKREQ# 33ohm termination resistor at CODEC side AP11 +3VALW
GEVENT11_L
RC1171 2 8.2K_0402_5% CR_CLKREQ# HDA_BITCLK AN2 AZ_BITCLK GEVENT17_L AN8
C RC1211 @ 2 8.2K_0402_5% VGA_CLKREQ# HDA_SDOUT AN1 AZ_SDOUT BLINK/GEVENT18_L AU17 SERR#_K C
2
HDA_SDIN0 AK2 AZ_SDIN0/GPIO167 GEVENT22_L BA6 EC_LID_OUT#
26 HDA_SDIN0 EC_LID_OUT# 28
T29 HDA_SDIN1 AK1 AZ_SDIN1/GPIO168
T30 HDA_SDIN2 AM1 AZ_SDIN2/GPIO169 GENINT1_L/GPIO32 BA29 Beema@ RC131
ACCEL_INT# 31
T31 HDA_SDIN3 AL2 AZ_SDIN3/GPIO170 GENINT2_L/GPIO33 AP23 APU_BT_ON# 10K_0402_1%
APU_BT_ON# 22
RPC10 HDA_SYNC AM2 AZ_SYNC
1
1 8 HDA_RST# AL1 AZ_RST_L FANOUT0/GPIO52 AV31 APU_WL_OFF#
APU_WL_OFF# 22
2 7 HDA_RST# FANIN0/GPIO56 AU31 TS_GPIO_APU SERR#_K 1 Kabini@ 2 SERR#
26 HDA_RST_AUDIO# TS_GPIO_APU 19 SERR# 28
3 6 HDA_SYNC RK10 0_0402_5%
26 HDA_SYNC_AUDIO
4 5 HDA_SDOUT 32K_X1 AJ2 X32K_X1 @ RC135
@RC135
26 HDA_SDOUT_AUDIO
2K_0402_5%
33_0804_8P4R_5% 1 2
RTCCLK AV11 RTC_CLK_R 1 2
RTC_CLK 28
32K_X2 AJ1 X32K_X2 RC141 22_0402_5%
RC1011 EMI@ 2 33_0402_5%HDA_BITCLK
26 HDA_BITCLK_AUDIO
SERR#_B RK11 1 Beema@2 0_0402_5%
+3VS
FT3_BGA_769P-T_A39
Part Number = SA00006V710 +3VALW
For Strain pin, dont modify to R-Pak
2
CC1171 2 22P_0402_50V8J 32K_X1 PX@
R175 R176
Y2 10K_0402_5% 10K_0402_5% GEVENT2_L RC1341 2 2K_0402_5%
1
1
RC140 1 2
20M_0402_5% OSC NC
32.768KHZ_12.5PF_Q13MC14610002 FCH_GPIO57
2
1 2 32K_X2 FCH_GPIO58
CC118 22P_0402_50V8J
Close to APU
2
B @ UMA@ B
R188 R189
10K_0402_5% 10K_0402_5%
1
GPIO58 GPIO57
ZSO41 L L
14" UMA ( R188 ) ( R189 )
ZSO41 L H
14" DIS ( R188 ) ( Internal PH )
ZSO51 H L
15" UMA ( Internal PH ) ( R189 )
ZSO51 H H
15" DIS ( Internal PH ) ( Internal PH )
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
GEVENT_GPIO_SD
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 9 of 46
5 4 3 2 1
5 4 3 2 1
P
a
n
e
l
E
N
B
K
L
D D
C C
P
a
n
e
l
E
N
V
D
D
B B
P
a
n
e
l
P
W
M
A A
U666A PX@
AC Coupling Capacitor
PCIe Gen3: Recommended value is 220 nF
A A
PCIe Gen1 and Gen2 only: Recommended value is 100 nF
AF30 AH30 PCIE_GTX_ARX_P0 0.1U_0402_16V7K 2 1 PX@ C5187
5 PCIE_ATX_C_GRX_P0 PCIE_RX0P PCIE_TX0P PCIE_GTX_C_ARX_P0 5
AE31 AG31 PCIE_GTX_ARX_N0 0.1U_0402_16V7K 2 1 PX@ C5188
5 PCIE_ATX_C_GRX_N0 PCIE_RX0N PCIE_TX0N PCIE_GTX_C_ARX_N0 5
AA29 Y23
Y28 PCIE_RX5P PCIE_TX5P Y24
PCIE_RX5N PCIE_TX5N AB11
VARY_BL AB12
Y30 AB27 DIGON
W31 PCIE_RX6P PCIE_TX6P AB26
PCIE_RX6N PCIE_TX6N
C ? PRO S3
216-0841018 A0 SUN C
CLOCK
CLK_PEG_VGA AK30
7 CLK_PEG_VGA PCIE_REFCLKP
CLK_PEG_VGA# AK32
7 CLK_PEG_VGA# PCIE_REFCLKN +0.95VS_VGA
CALIBRATION
Y22 R5159 1 PX@ 2 1.69K_0402_1%
PCIE_CALR_TX
R1400 1 PX@ 2 1K_0402_5% N10 AA22 R717 1 PX@ 2 1K_0402_1%
TEST_PG PCIE_CALR_RX
GPU_RST# AL27
PERSTB
@
PX@R1681
PX@R1681 R1691
0_0402_5% 0_0402_5%
2
2
5
U6
PXS_RST# 2 PX@
P
9 PXS_RST# B 4 GPU_RST#
PLT_RST# 1 Y
22,24,31,9 PLT_RST# A
G
PX@
3
R1631
MC74VHC1G08DFT2G_SC70-5 100K_0402_5%
D D
2
+3VS_VGA
+1.8VS_VGA
EC_SMB_DA2 1 @ 2 VGA_SMB_DA3
PS_0[3:1]=001 Strap Name :
R162 0_0402_5% PS_0[5:4]=11
1
U666B PX@ U? PS_0[1] ROM_CONFIG[0]
1
EC_SMB_CK2 1 @ 2 VGA_SMB_CK3 PX@
R164 0_0402_5% PX@R327
PX@ R327 PX@R328
PX@R328 R5165 PS_0[2] ROM_CONFIG[1]
10K_0402_5% 10K_0402_5% 8.45K_0402_1%
AF2 PS_0[3] ROM_CONFIG[2]
2
NC#AF2
2
AF4 PS_0
2
NC#AF4
PS_0[4] N/A
1
6 1 VGA_SMB_DA3 1 N9 AG3
28,6 EC_SMB_DA2 T201 DBG_DATA16 NC#AG3
1 L9 AG5 PX@ PS_0[5] AUD_PORT_CONN_PINSTRAP[0]
T202 DBG_DATA15 NC#AG5
PX@ Q2416A 1 AE9 DPA C=NC R5166
T203 1 Y11 DBG_DATA14 AH3
ME2N7002D1KW-G 2N_SOT363-6 2K_0402_1%
T204 DBG_DATA13 NC#AH3
1 AE8 AH1
T205
2
DBG_DATA12 NC#AH1
5
1 AD9
T206 DBG_DATA11
1 AC10 AK3
A T207 DBG_DATA10 NC#AK3 A
3 4 VGA_SMB_CK3 1 AD7 AK1
28,6 EC_SMB_CK2 T208 1 AC8 DBG_DATA9 NC#AK1
T209 DVO
PX@ Q2416B 1 AC7 DBG_DATA8 AK5
T210 DBG_DATA7 NC#AK5
ME2N7002D1KW-G 2N_SOT363-6 1 AB9 AM3 Resistor Divider Lookup Lable
T211 DBG_DATA6 NC#AM3
1 AB8
T212 DBG_DATA5 +1.8VS_VGA
1 AB7 AK6 PS_1[3:1]=000 Strap Name :
T213 1 AB4 DBG_DATA4 NC#AK6 AM5
T214
1 AB2 DBG_DATA3 NC#AM5 R_pu (ohm) R_pd (ohm) Bitd [3:1]
T215 DBG_DATA2 DPB PS_1[5:4]=11
1
1 Y8 AJ7 PS_1[1] STRAP_BIF_GEN3_EN_A
T216 DBG_DATA1 NC#AJ7
1 Y7 AH6 NC 4.75k 000 @
+3VS_VGA T217 DBG_DATA0 NC#AH6 R5167 PS_1[2] TRAP_BIF_CLK_PM_EN
AK8 8.45k 2k 001 8.45K_0402_1%
NC#AK8 AL7 PS_1[3] N/A
2
NC#AL7 PS_1
4.53k 2k 010
8
7
6
5
PS_1[4] STRAP_TX_CFG_DRV_FULL_SWING
1
@ RP35 W6 6.98k 4.99k 011
V6 NC#W6 PX@
10K_8P4R_5% NC#V6 V4 R5168
PS_1[5] STRAP_TX_DEEMPH_EN
AC6 NC#V4 U5
4.53k 4.99k 100 C=NC 4.75K_0402_1%
1
2
3
4
2
NC#AC6 W3
VGA_AC_BATT_R AA5 NC#W3 V2
AA6 NC#AA5 NC#V2 3.4k 10k 110
DPC
NC#AA6 Y4 4.75k NC 111
ME2N7002D1KW-G 2N_SOT363-6
NC#Y4
6
W5
@ Q16A NC#W5
U1 AA3
0402 1% resistors are equired
2 W1 NC#U1 NC#AA3 Y2 +1.8VS_VGA
U3 NC#W1 NC#Y2 PS_2[3:1]=000 Strap Name :
Y6 NC#U3 J8 PS_2[5:4]=11
ME2N7002D1KW-G 2N_SOT363-6
NC#Y6 NC#J8
3
680nF 00 PS_2[4] STRAP_BIF_VGA_DIS
1
R1 1
R3 SCL PX@ PX@
B
SDA 82nF 01 C5203 R5164
PS_2[5] N/A B
AM26 10nF 10 0.082U_0402_16V6K 4.75K_0402_1%
R AK26 2
GENERAL PURPOSE I/O
2
GPU_GPIO0 U6 AVSSN#AK26
1 PX@ 2
45 GPU_GPIO0
U10 GPIO_0 AL25
NC 11
R174 0_0402_5% T10 GPIO_1 G AJ25
+3VS_VGA VGA_SMB_DA3 U8 GPIO_2 AVSSN#AJ25
VGA_SMB_CK3 U7 SMBDATA AH24
VGA_AC_BATT 28,36..38 ACIN
ACIN 1 @ 2 T9 SMBCLK
GPIO_5_AC_BATT
B
AVSSN#AG25
AG25
R165 0_0402_5% T8
R1444 1 @ 2 100K_0402_5% ACIN pull up VGA_AC_BATT_R 1 PX@ 2 T7 GPIO_6
GPIO_7_BLON
DAC1
HSYNC
AH26 PS_3[3:1]=000 +1.8VS_VGA
Strap Name :
R1445 1 @ 2 100K_0402_5% VGA_AC_BATT_R R1661 0_0402_5% P10 AJ27
P4 GPIO_8_ROMSO VSYNC
GPIO_9_ROMSI PS_3[5:4]=11
1
P2 PS_3[1] BOARD_CONFIG[0] (Memory ID)
N6 GPIO_10_ROMSCK AD22 X76@
N5 GPIO_11 RSET R5174
N3 GPIO_12 AG24 8.45K_0402_1%
PS_3[2] BOARD_CONFIG[1] (Memory ID)
Y9 GPIO_13 AVDD AE22 PS_3[3] BOARD_CONFIG[2] (Memory ID)
2
GPU_VID1 N1 GPIO_14_HPD2 AVSSQ PS_3
+3VS_VGA 45 GPU_VID1 GPIO_15_PWRCNTL_0
M4 AE23 PS_3[4] AUD_PORT_CONN_PINSTRAP[1]
GPIO_16 VDD1DI
1
GPU_GPIO17 R6 AD23
W10 GPIO_17_THERMAL_INT VSS1DI X76@
@ RP34 T291 1 GPIO19_CTF M2 GPIO_18 R5169
PS_3[5] AUD_PORT_CONN_PINSTRAP[2]
1 8 JTAG_TRSTB GPU_VID2 P8 GPIO_19_CTF FutureASIC/SEYMOUR/PARK
AM12
C=NC 4.75K_0402_1%
45 GPU_VID2 GPIO_20_PWRCNTL_1 CEC_1
2 7 JTAG_TDI GPU_VID5 P7
45 GPU_VID5
2
3 6 JTAG_TMS N8 GPIO_21
4 5 JTAG_TCK GPU_VID4 AK10 GPIO_22_ROMCSB AK12
45 GPU_VID4 AM10 GPIO_29 RSVD#AK12 AL11
GPU_VID3
45 GPU_VID3 GPIO_30 RSVD#AL11
10K_8P4R_5% 1 2 VGA_CLKREQ#_R N7 AJ11
9 VGA_CLKREQ# CLKREQB RSVD#AJ11
R167 PX@ 0_0402_5%
JTAG_TRSTB L6
JTAG_TDI L5 JTAG_TRSTB
@ C5213 JTAG_TCK L3 JTAG_TDI
1 JTAG_TCK
68P_0402_50V8J JTAG_TMS L1 AL13
RF T70 1 JTAG_TDO K4 JTAG_TMS GENLK_CLK AJ13 Memory ID Memory Type Configuration Size R5174 R5169 X76 P/N
TESTEN K7 JTAG_TDO GENLK_VSYNC
2 TESTEN
(default)
AF24
NC#AF24 AG13
R1446 1 PX@ 2 GPIO19_CTF SWAPLOCKA AH12 000 SA000068U00 Samsung K4W2G1646E‐BC1A 1GB NC 4.75K X7654132L01
10K_0402_5% AB13 SWAPLOCKB
C
R1443 1 PX@ 2 VGA_CLKREQ# W8 GENERICA C
2
0.1U_0402_16V7K
6 3 R319 1 @ 2 +DP_VDDR U666G PX@ U? AC26 AB10
GND GND
10U_0603_6.3V6M
1U_0402_6.3V4Z
1 5 1 1 PX@ 0_0603_5% AC27 AB15
GND GND
C4105
C4106
C4107
C446
C447
R4102 DP POWER NC/DP POWER AD25 AB6
10_0603_5% AD32 GND GND AC9
1 1
4
AG15 AE11 AE27 GND GND AD6
A A
31
2 PX@ 2 PX@ 2 PX@ AG16 DP_VDDR#AG15 NC#AE11 AF11 AF32 GND GND AD8
AF16 DP_VDDR#AG16 NC#AF11 AE13 AG27 GND GND AE7
0.1U_0402_10V6K
1U_0402_6.3V4Z
2 2 AG17 DP_VDDR#AF16 NC#AE13 AF13 AH32 GND GND AG12
DP_VDDR#AG17 NC#AF13 GND GND
@
5 PXS_PWREN# AG18 AG8 K28 AH10
AG19 DP_VDDR#AG18 NC#AG8 AG10 K32 GND GND AH28
1 PX@ 2 1.5VSG_GATE QV4101B AF14 DP_VDDR#AG19 NC#AG10 L27 GND GND B10
B+
4
R4101 200K_0402_5% ME2N7002D1KW-G 2N_SOT363-6 DP_VDDR#AF14 M32 GND GND B12
PX@ N25 GND GND B14
GND GND
1
@ 1 PX@ N27 B16
R4103 C4109 P25 GND GND B18
0.01U_0402_25V7K AG20 AF6 P32 GND GND B20
1.5M_0402_5% DP_VDDC#AG20 NC#AF6 GND GND
PXS_PWREN# 2 AG21 AF7 R27 B22
2 +0.95VS_VGA AF22 DP_VDDC#AG21 NC#AF7 AF8 T25 GND GND B24
280mA
2
PX@ AG22 DP_VDDC#AF22 NC#AF8 AF9 T32 GND GND B26
1
QV4101A R320 1 @ 2 +DP_VDDC AD14 DP_VDDC#AG22 NC#AF9 U25 GND GND B6
ME2N7002D1KW-G 2N_SOT363-6 0_0603_5% DP_VDDC#AD14 U27 GND GND B8
GND GND
C450
C451
V32 C1
W25 GND GND C32
1 1 GND GND
AG14 AE1 W26 E28
AH14 DP_VSSR NC#AE1 AE3 W27 GND GND F10
AM14 DP_VSSR NC#AE3 AG1 Y25 GND GND F12
0.1U_0402_10V6K
1U_0402_6.3V4Z
2 2 AM16 DP_VSSR NC#AG1 AG6 Y32 GND GND F14
DP_VSSR NC#AG6 GND GND
@
AM18 AH5 F16
AF23 DP_VSSR NC#AH5 AF10 GND F18
AG23 DP_VSSR NC#AF10 AG9 GND F2
AM20 DP_VSSR NC#AG9 AH8 GND F20
AM22 DP_VSSR NC#AH8 AM6 M6 GND F22
AM24 DP_VSSR NC#AM6 AM8 N13 GND GND F24
AF19 DP_VSSR NC#AM8 AG7 N16 GND GND F26
AF20 DP_VSSR NC#AG7 AG11 N18 GND GND F6
AE14 DP_VSSR NC#AG11 N21 GND GND
GND F8
DP_VSSR P6 GND GND G10
P9 GND GND G27
R12 GND GND G31
B
AF17 AE10 R15 GND GND G8 B
0.1U_0402_16V7K
1 PAD-OPEN 4x4m 1 U17 K2
GND GND
C4111
C4124
DGPU_PWR_EN 3 12 C4112 1 2 PX@ U20 K22
ON1 CT1 470P_0402_50V7K U9 GND GND K6
4 11 V13 GND GND
2 PX@ +5VALW VBIAS GND 2 PX@ GND
V16
DGPU_PWR_EN 5 10 C4126 1 2 PX@ V18 GND
ON2 CT2 2200P_0402_50V7K Y10 GND
6 9 @ JG18 Y15 GND
7 VIN2 VOUT2 8
818mA 1 2 Y17 GND
+1.8VALW VIN2 VOUT2 +1.8VS_VGA GND
Y20
GND
0.1U_0402_16V7K
0.1U_0402_25V6
1 15 PAD-OPEN 4x4m 1 R11 A32
GPAD GND VSS_MECH
2
C4123
C4125
T11 AM1
TPS22966DPUR_SON14_2X3 PX@ AA11 GND VSS_MECH AM32
R346 M12 GND VSS_MECH
2 PX@ 2 PX@ 10_0603_5% N11 GND
V11 GND
1
GND
1
D
Main: SA00004MM00, TI, TPS22966
2nd: SA00006FD00, A-Power, APE8990GN3B 2 PXS_PWREN# ?
216-0841018 A0 SUN PRO S3
G
3rd: AOS, AOZ1331 (engineering sample available on 2013/Jan/18) S PX@Q91
3
ME2N7002D1W-G 1N_SC70-3
C C
2
8 1 PX@ PX@
7 2 R4113 R4114
2
0.1U_0402_16V7K
6 3 100K_0402_5% 470_0603_5%
10U_0603_6.3V6M
1U_0402_6.3V4Z
1 5 1 1 PX@
ME2N7002D1KW-G 2N_SOT363-6
C4113
C4114
C4115
R4107
ME2N7002D1KW-G 2N_SOT363-6
3 1
6 1
10_0603_5% PXS_PWREN#
4
3 1
1
5 PXS_PWREN# Q4105B Q4105A
1
B+ 1 PX@ 2 0.95VSG_GATE PX@ R4115
R4109 200K_0402_5% PX@Q4102B
PX@Q4102B 100K_0402_5%
4
ME2N7002D1KW-G 2N_SOT363-6
1
2
6
@ R4104 PX@C4122
PX@C4122
1.5M_0402_5% 0.01U_0402_25V7K
D D
PXS_PWREN# 2 2
2
PX@
Q4102A
1
ME2N7002D1KW-G 2N_SOT363-6
+1.5VS_VGA
A
+VGA_CORE 10uF 1uF 0.1uF A
C365
C367
C375
C370
C371
C372
C373
C374
1 1 1 1 1 1 1 1
VDDC TBD 5 (1@) 10 (2@) 0 +PCIE_PVDD:
+1.8VS_VGA
U666D PX@ 50mA (PCIE2.0)
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
2.2U_0402_6.3V5M
2.2U_0402_6.3V5M
2.2U_0402_6.3V5M
2.2U_0402_6.3V5M
2.2U_0402_6.3V5M
U?
2 2 2 2 2 2 2 2
80mA (PCIE3.0)
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
AM30
VDDCI 3.5A 1 3 0 1A PCIE_PVDD
PCIE
MEM I/O
C380
C387
C394
H13 AB23 1 1 1
H16 VDDR1 NC#AB23 AC23
H19 VDDR1 NC#AC23 AD24
J10 VDDR1 NC#AD24 AE24
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
J23 VDDR1 NC#AE24 AE25 2 2 2
+0.95VS_VGA 10uF 1uF 0.1uF VDDR1 NC#AE25
PX@
PX@
PX@
J24 AE26
J9 VDDR1 NC#AE26 AF25
K10 VDDR1 NC#AF25 AG26
K23 VDDR1 NC#AG26
PCIE_VDDC 2.5A 2 (1@) 5 (1@) 0 K24 VDDR1
VDDR1
C389
C390
C391
C381
C392
C3719
C3720
C3721
C3722
C3723
K9 L23
0.01U_0402_16V7K
0.01U_0402_16V7K
0.01U_0402_16V7K
0.01U_0402_16V7K
0.01U_0402_16V7K
L11 VDDR1 PCIE_VDDC L24
2 2 2 2 2 1 1 1 1 1 VDDR1 PCIE_VDDC
L12 L25
BIF_VDDC 1.4A 0 0 0 L13 VDDR1 PCIE_VDDC L26 +PCIE_VDDC:
VDDR1 PCIE_VDDC +0.95VS_VGA
L20 M22 1.88A (PCIE2.0)
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
1 1 1 1 1 2 2 2 2 2 VDDR1 PCIE_VDDC
PX@
PX@
PX@
PX@
PX@
L21 N22
VDDR1 PCIE_VDDC
2.5A (PCIE3.0)
PX@
PX@
PX@
PX@
PX@
L22 N23
SPLL_VDDC 100mA 1 1 1 VDDR1 PCIE_VDDC N24
PCIE_VDDC R22
PCIE_VDDC
C384
C386
C398
C399
C383
C403
C388
C3724
C3725
T22
+1.8VS_VGA 13mA LEVEL PCIE_VDDC U22
1U_0402_6.3V6K
1U_0402_6.3V6K
PCIE_VDDC 1 1 1 1 1 1 1 1 1
L56 PX@ TRANSLATION V22
1 2 +VDD_CT AA20 PCIE_VDDC
+1.5VS_VGA 10uF 1uF 0.1uF BLM15BD121SN1D_0402 AA21 VDD_CT
10U_0603_6.3V6M
10U_0603_6.3V6M
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
VDD_CT 2 2 2 2 2 2 2 2 2
C404
C405
C422
AB20 AA15
B VDD_CT VDDC B
PX@
PX@
PX@
PX@
PX@
PX@
PX@
@
@
AB21 CORE N15
1 1 1 VDD_CT VDDC N17
VDDR1 1.5A 3 5 5 +3VS_VGA VDDC R13
L24 PX@ 25mA I/O VDDC R16
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
2 2 2 1 2 +VDDR3 AA17 VDDC R18
VDDR3 VDDC
PX@
PX@
PX@
BLM15BD121SN1D_0402 AA18 Y21
VDDR3 VDDC
C410
C428
C429
C417
AB17 T12
AB18 VDDR3 VDDC T15 +VGA_CORE
+1.8VS_VGA 10uF 1uF 0.1uF 1 1 1 1 VDDR3 VDDC T17
V12 VDDC T20
Y12 VDDR4 VDDC U13
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
1U_0402_6.3V4Z
2 2 2 2 U12 VDDR4 VDDC U16
PCIE_PVDD 100mA 1 1 1 VDDR4 VDDC
PX@
PX@
PX@
@
U18
VDDC V21
VDDC V15
VDDC V17
MPLL_PVDD 130mA 1 1 1 VDDC V20
VDDC
POWER
Y13
VDDC Y16
VDDC Y18
SPLL_PVDD 75mA 1 1 1 VDDC AA12
VDDC M11
VDDC N12 21A (VDDC + VDDCI (Merged) ‐ PRO S3 (DDR3))
VDDC U11
VDDR4 (300mA) 0 0 0 VDDC
+1.8VS_VGA
L47 PX@ 90mA PLL
1 2 +MPLL_PVDD
VDD_CT 13mA 1 1 1
C406
C407
C433
MBK1608221YZF_2P
1 1 1
1.4A +0.95VS_VGA
R21 R398
BIF_VDDC U21 +BIF_VDDC 1 2
+TSVDD 13mA 1 1 1 BIF_VDDC
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
2 2 2 L8 0_0805_5%
MPLL_PVDD
PX@
PX@
PX@
+1.8VS_VGA @
C
75mA +VGA_CORE
C
C413
C415
C416
L48 PX@
+DP_VDDR 0 0 0 1 2 +SPLL_PVDD
ISOLATED
CORE I/O 1 1 1
C408
C409
10U_0603_6.3V6M
1U_0402_6.3V4Z
1U_0402_6.3V4Z
+DP_VDDC 0 0 0 VDDCI M17 2 2 2
+0.95VS_VGA VDDCI
@
M18
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
PX@
PX@
1 2 +SPLL_VDDC H8 M21
SPLL_VDDC VDDCI
C411
C412
C435
BLM15BD121SN1D_0402 N20
J7 VDDCI
+3VS_VGA 10uF 1uF 0.1uF 1 1 1 SPLL_PVSS
10U_0603_6.3V6M
0.1U_0402_10V6K
1U_0402_6.3V4Z
2 2 2
VDDR3 25mA 0 2 (1@) 1
PX@
PX@
PX@
216-0841018 A0 SUN PRO S3
?
D D
M_DA[63..0]
16,17 M_DA[63..0]
M_MA[15..0]
16,17 M_MA[15..0]
M_DQM[7..0]
16,17 M_DQM[7..0]
M_DQS[7..0]
16,17 M_DQS[7..0]
A A
M_DQS#[7..0]
16,17 M_DQS#[7..0]
PX@
U666C U?
GDDR5/DDR3 GDDR5/DDR3
M_DA0 K27 K17 M_MA0
M_DA1 J29 DQA0_0 MAA0_0/MAA_0 J20 M_MA1
M_DA2 H30 DQA0_1 MAA0_1/MAA_1 H23 M_MA2
M_DA3 H32 DQA0_2 MAA0_2/MAA_2 G23 M_MA3
M_DA4 G29 DQA0_3 MAA0_3/MAA_3 G24 M_MA4
M_DA5 F28 DQA0_4 MAA0_4/MAA_4 H24 M_MA5
M_DA6 F32 DQA0_5 MAA0_5/MAA_5 J19 M_MA6
+1.5VS_VGA +1.5VS_VGA M_DA7 F30 DQA0_6 MAA0_6/MAA_6 K19 M_MA7
M_DA8 C30 DQA0_7 MAA0_7/MAA_7 G20 M_MA13
M_DA9 F27 DQA0_8 MAA0_8/MAA_13 L17 M_MA15
M_DA10 A28 DQA0_9 MAA0_9/MAA_15
DQA0_10
1
1
M_DA11 C28 J14 M_MA8
PX@ PX@ M_DA12 E27 DQA0_11 MAA1_0/MAA_8 K14 M_MA9
R363 R365 M_DA13 G26 DQA0_12 MAA1_1/MAA_9 J11 M_MA10
40.2_0402_1% 40.2_0402_1% M_DA14 D26 DQA0_13 MAA1_2/MAA_10 J13 M_MA11
M_DA15 F25 DQA0_14 MAA1_3/MAA_11 H11 M_MA12
2
MEMORY INTERFACE
1 1 DQA0_20 MAA1_9/RSVD
PX@ PX@ PX@ PX@ M_DA21 F23
R364 C467 R457 C514 M_DA22 D22 DQA0_21 E32 M_DQM0
100_0402_1% 1U_0402_6.3V4Z 100_0402_1% 1U_0402_6.3V4Z M_DA23 F21 DQA0_22 WCKA0_0/DQMA0_0 E30 M_DQM1
2 2 M_DA24 E21 DQA0_23 WCKA0B_0/DQMA0_1 A21 M_DQM2
2
D D
1
PX@ PX@
R452 R463
4.99K_0402_1% U1406 4.99K_0402_1% U1407
2
+FBA_VREF0 M8 E3 M_DA17 +FBA_VREF1 M8 E3 M_DA30
H1 VREFCA DQL0 F7 M_DA23 H1 VREFCA DQL0 F7 M_DA27
VREFDQ DQL1 F2 M_DA21 VREFDQ DQL1 F2 M_DA31
DQL2 DQL2
1
1 M_MA0 N3 F8 M_DA22 1 M_MA0 N3 F8 M_DA24
PX@ PX@ M_MA1 P7 A0 DQL3 H3 M_DA18 PX@ PX@ M_MA1 P7 A0 DQL3 H3 M_DA29
R453 C472 M_MA2 P3 A1 DQL4 H8 M_DA19 R464 C540 M_MA2 P3 A1 DQL4 H8 M_DA26
4.99K_0402_1% 0.1U_0402_10V6K M_MA3 N2 A2 DQL5 G2 M_DA16 4.99K_0402_1% 0.1U_0402_10V6K M_MA3 N2 A2 DQL5 G2 M_DA28
2 M_MA4 P8 A3 DQL6 H7 M_DA20 2 M_MA4 P8 A3 DQL6 H7 M_DA25
2
M_MA5 P2 A4 DQL7 M_MA5 P2 A4 DQL7
M_MA6 R8 A5 M_MA6 R8 A5
M_MA7 R2 A6 D7 M_DA5 M_MA7 R2 A6 D7 M_DA8
M_MA8 T8 A7 DQU0 C3 M_DA3 M_MA8 T8 A7 DQU0 C3 M_DA14
M_MA9 R3 A8 DQU1 C8 M_DA4 M_MA9 R3 A8 DQU1 C8 M_DA9
M_MA10 L7 A9 DQU2 C2 M_DA1 M_MA10 L7 A9 DQU2 C2 M_DA12
M_MA11 R7 A10/AP DQU3 A7 M_DA6 M_MA11 R7 A10/AP DQU3 A7 M_DA10
M_MA12 N7 A11 DQU4 A2 M_DA0 M_MA12 N7 A11 DQU4 A2 M_DA15
M_MA13 T3 A12 DQU5 B8 M_DA7 M_MA13 T3 A12 DQU5 B8 M_DA11
M_MA14 T7 A13 DQU6 A3 M_DA2 M_MA14 T7 A13 DQU6 A3 M_DA13
M_MA15 M7 A14 DQU7 M_MA15 M7 A14 DQU7
A15/BA3 +1.5VS_VGA A15/BA3 +1.5VS_VGA
M_BA0 M2 B2 M_BA0 M2 B2
15,17 M_BA0 BA0 VDD BA0 VDD
M_BA1 N8 D9 M_BA1 N8 D9
15,17 M_BA1 BA1 VDD BA1 VDD
M_BA2 M3 G7 M_BA2 M3 G7
15,17 M_BA2 BA2 VDD BA2 VDD
K2 K2
VDD K8 VDD K8
VDD N1 VDD N1
M_CLK0 J7 VDD N9 M_CLK0 J7 VDD N9
B 15 M_CLK0 CK VDD CK VDD B
M_CLK#0 K7 R1 M_CLK#0 K7 R1
15 M_CLK#0 CK VDD CK VDD
M_CKE0 K9 R9 M_CKE0 K9 R9
15 M_CKE0 CKE/CKE0 VDD +1.5VS_VGA CKE/CKE0 VDD +1.5VS_VGA
VRAM_ODT0 K1 A1 VRAM_ODT0 K1 A1
15 VRAM_ODT0 ODT/ODT0 VDDQ ODT/ODT0 VDDQ
M_CS#0 L2 A8 M_CS#0 L2 A8
15 M_CS#0 CS/CS0 VDDQ CS/CS0 VDDQ
M_RAS#0 J3 C1 M_RAS#0 J3 C1
15 M_RAS#0 RAS VDDQ RAS VDDQ
M_CAS#0 K3 C9 M_CAS#0 K3 C9
15 M_CAS#0 CAS VDDQ CAS VDDQ
M_WE#0 L3 D2 M_WE#0 L3 D2
15 M_WE#0 WE VDDQ WE VDDQ
E9 E9
VDDQ F1 VDDQ F1
M_DQS2 F3 VDDQ H2 M_DQS3 F3 VDDQ H2
M_DQS0 C7 DQSL VDDQ H9 M_DQS1 C7 DQSL VDDQ H9
DQSU VDDQ DQSU VDDQ
M_DQM2 E7 A9 M_DQM3 E7 A9
M_DQM0 D3 DML VSS B3 M_DQM1 D3 DML VSS B3
DMU VSS E1 DMU VSS E1
VSS G8 VSS G8
M_DQS#2 G3 VSS J2 M_DQS#3 G3 VSS J2
M_DQS#0 B7 DQSL VSS J8 M_DQS#1 B7 DQSL VSS J8
DQSU VSS M1 DQSU VSS M1
VSS M9 VSS M9
VSS P1 VSS P1
T2 VSS P9 DRAM_RST# T2 VSS P9
15,17 DRAM_RST# RESET VSS RESET VSS
T1 T1
L8 VSS T9 L8 VSS T9
ZQ/ZQ0 VSS ZQ/ZQ0 VSS
1
1
J1 B1 J1 B1
M_CLK0 PX@ L1 NC/ODT1 VSSQ B9 PX@ L1 NC/ODT1 VSSQ B9
M_CLK#0 R454 J9 NC/CS1 VSSQ D1 R456 J9 NC/CS1 VSSQ D1
243_0402_1% L9 NC/CE1 VSSQ D8 243_0402_1% L9 NC/CE1 VSSQ D8
NCZQ1 VSSQ E2 NCZQ1 VSSQ E2
2
2
VSSQ VSSQ
1
C E8 E8 C
R5171 R5170 VSSQ F9 VSSQ F9
40.2_0402_1% 40.2_0402_1% VSSQ G1 VSSQ G1
PX@ PX@ VSSQ G9 VSSQ G9
VSSQ VSSQ
2
96-BALL 96-BALL
SDRAM DDR3 SDRAM DDR3
H5TC2G63FFR-11C_FBGA96 H5TC2G63FFR-11C_FBGA96
1 X76@ X76@
PX@
C506
0.01U_0402_25V7K
2 +1.5VS_VGA
+1.5VS_VGA
U1406 side
U1407 side
C491
C512
C511
C519
C510
C521
C532
C520
C480
C481
C482
C485
C483
C531
C486
C490
C496
C497
C498
C499
C518
C533
C516
C474
C475
C476
C477
C478
C534
C479
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
10U_0603_6.3V6M
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
@
10U_0603_6.3V6M
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
@
@
D D
+1.5VS_VGA
+1.5VS_VGA
1
1
PX@
PX@ R461
R458 4.99K_0402_1% U1409
4.99K_0402_1% U1408
2
A M_DA[63..0] +FBA_VREF3 M8 E3 M_DA49 A
15,16 M_DA[63..0]
2
+FBA_VREF2 M8 E3 M_DA38 H1 VREFCA DQL0 F7 M_DA53
M_MA[15..0] H1 VREFCA DQL0 F7 M_DA36 VREFDQ DQL1 F2 M_DA51
15,16 M_MA[15..0] VREFDQ DQL1 DQL2
1
F2 M_DA37 1 M_MA0 N3 F8 M_DA54
DQL2 A0 DQL3
1
M_DQM[7..0] 1 M_MA0 N3 F8 M_DA35 PX@ PX@ M_MA1 P7 H3 M_DA50
15,16 M_DQM[7..0] A0 DQL3 A1 DQL4
PX@ PX@ M_MA1 P7 H3 M_DA39 R462 C539 M_MA2 P3 H8 M_DA55
M_DQS[7..0] R459 C473 M_MA2 P3 A1 DQL4 H8 M_DA32 4.99K_0402_1% 0.1U_0402_10V6K M_MA3 N2 A2 DQL5 G2 M_DA48
15,16 M_DQS[7..0] A2 DQL5 2 A3 DQL6
4.99K_0402_1% 0.1U_0402_10V6K M_MA3 N2 G2 M_DA34 M_MA4 P8 H7 M_DA52
2
M_DQS#[7..0] 2 M_MA4 P8 A3 DQL6 H7 M_DA33 M_MA5 P2 A4 DQL7
15,16 M_DQS#[7..0]
2
M_MA5 P2 A4 DQL7 M_MA6 R8 A5
M_MA6 R8 A5 M_MA7 R2 A6 D7 M_DA60
M_MA7 R2 A6 D7 M_DA41 M_MA8 T8 A7 DQU0 C3 M_DA59
M_MA8 T8 A7 DQU0 C3 M_DA44 M_MA9 R3 A8 DQU1 C8 M_DA63
M_MA9 R3 A8 DQU1 C8 M_DA43 M_MA10 L7 A9 DQU2 C2 M_DA56
M_MA10 L7 A9 DQU2 C2 M_DA45 M_MA11 R7 A10/AP DQU3 A7 M_DA62
M_MA11 R7 A10/AP DQU3 A7 M_DA42 M_MA12 N7 A11 DQU4 A2 M_DA57
M_MA12 N7 A11 DQU4 A2 M_DA46 M_MA13 T3 A12 DQU5 B8 M_DA61
M_MA13 T3 A12 DQU5 B8 M_DA40 M_MA14 T7 A13 DQU6 A3 M_DA58
M_MA14 T7 A13 DQU6 A3 M_DA47 M_MA15 M7 A14 DQU7
M_MA15 M7 A14 DQU7 A15/BA3 +1.5VS_VGA
A15/BA3 +1.5VS_VGA
M_BA0 M2 B2
M_BA0 M2 B2 M_BA1 N8 BA0 VDD D9
15,16 M_BA0 BA0 VDD BA1 VDD
M_BA1 N8 D9 M_BA2 M3 G7
15,16 M_BA1 BA1 VDD BA2 VDD
M_BA2 M3 G7 K2
15,16 M_BA2 BA2 VDD VDD
K2 K8
VDD K8 VDD N1
VDD N1 M_CLK1 J7 VDD N9
M_CLK1 J7 VDD N9 M_CLK#1 K7 CK VDD R1
15 M_CLK1 CK VDD CK VDD
M_CLK#1 K7 R1 M_CKE1 K9 R9
15 M_CLK#1 CK VDD CKE/CKE0 VDD +1.5VS_VGA
M_CKE1 K9 R9
15 M_CKE1 CKE/CKE0 VDD +1.5VS_VGA
VRAM_ODT1 K1 A1
VRAM_ODT1 K1 A1 M_CS#1 L2 ODT/ODT0 VDDQ A8
15 VRAM_ODT1 ODT/ODT0 VDDQ CS/CS0 VDDQ
M_CS#1 L2 A8 M_RAS#1 J3 C1
B 15 M_CS#1 CS/CS0 VDDQ RAS VDDQ B
M_RAS#1 J3 C1 M_CAS#1 K3 C9
15 M_RAS#1 RAS VDDQ CAS VDDQ
M_CAS#1 K3 C9 M_WE#1 L3 D2
15 M_CAS#1 CAS VDDQ WE VDDQ
M_WE#1 L3 D2 E9
15 M_WE#1 WE VDDQ VDDQ
E9 F1
VDDQ F1 M_DQS6 F3 VDDQ H2
M_DQS4 F3 VDDQ H2 M_DQS7 C7 DQSL VDDQ H9
M_DQS5 C7 DQSL VDDQ H9 DQSU VDDQ
DQSU VDDQ
M_DQM6 E7 A9
M_DQM4 E7 A9 M_DQM7 D3 DML VSS B3
M_DQM5 D3 DML VSS B3 DMU VSS E1
DMU VSS E1 VSS G8
VSS G8 M_DQS#6 G3 VSS J2
M_DQS#4 G3 VSS J2 M_DQS#7 B7 DQSL VSS J8
M_DQS#5 B7 DQSL VSS J8 DQSU VSS M1
DQSU VSS M1 VSS M9
VSS M9 VSS P1
M_CLK1 VSS P1 DRAM_RST# T2 VSS P9
M_CLK#1 DRAM_RST# T2 VSS P9 RESET VSS T1
15,16 DRAM_RST# RESET VSS VSS
T1 L8 T9
L8 VSS T9 ZQ/ZQ0 VSS
ZQ/ZQ0 VSS
1
1
R5173 R5172 J1 B1
NC/ODT1 VSSQ
1
2
NCZQ1 VSSQ E2 VSSQ E8
2
VSSQ E8 VSSQ F9
VSSQ F9 VSSQ G1
1 VSSQ VSSQ
PX@ G1 G9
C507 VSSQ G9 VSSQ
0.01U_0402_25V7K VSSQ 96-BALL
2 96-BALL SDRAM DDR3
C SDRAM DDR3 H5TC2G63FFR-11C_FBGA96 C
H5TC2G63FFR-11C_FBGA96 X76@
X76@
+1.5VS_VGA +1.5VS_VGA
U1408 side U1409 side
C495
C525
C524
C526
C513
C527
C536
C528
C504
C508
C505
C509
C529
C535
C530
C492
C501
C502
C503
C500
C523
C538
C522
C487
C484
C488
C489
C493
C537
C494
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
10U_0603_6.3V6M
10U_0603_6.3V6M
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
0.1U_0402_10V6K
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
PX@
@
@
D D
1000P_0402_50V7K
3 4 DDRAB_SDQ4
.1U_0402_16V7K
DDRAB_SDQ0 5 VSS2 DQ4 6 DDRAB_SDQ5 DDRAB_SDQ[0..63] 5
2 1 DQ0 DQ5
7 8 DDRAB_SDM[0..7]
CD1
CD2
DDRAB_SDQ1 DDRAB_SDM[0..7] 5
9 DQ1 VSS3 10 DDRAB_SDQS0#
VSS4 DQS#0 DDRAB_SDQS0# 5 DDRAB_SMA[0..15]
DDRAB_SDM0 11 12 DDRAB_SDQS0 DDRAB_SMA[0..15] 5
1 2 DM0 DQS0 DDRAB_SDQS0 5
13 14
DDRAB_SDQ2 15 VSS5 VSS6 16 DDRAB_SDQ6
DDRAB_SDQ3 17 DQ2 DQ6 18 DDRAB_SDQ7
19 DQ3 DQ7 20
DDRAB_SDQ8 21 VSS7 VSS8 22 DDRAB_SDQ12
DDRAB_SDQ9 23 DQ8 DQ12 24 DDRAB_SDQ13
25 DQ9 DQ13 26
1
DDRAB_SDQS1# 27 VSS9 VSS10 28 DDRAB_SDM1 1
5 DDRAB_SDQS1# DQS#1 DM1
DDRAB_SDQS1 29 30 MEM_MAB_RST#
5 DDRAB_SDQS1 DQS1 RESET# MEM_MAB_RST# 5
31 32
DDRAB_SDQ10 33 VSS11 VSS12 34 DDRAB_SDQ14
DDRAB_SDQ11 35 DQ10 DQ14 36 DDRAB_SDQ15
37 DQ11 DQ15 38
DDRAB_SDQ16 39 VSS13 VSS14 40 DDRAB_SDQ20
DDRAB_SDQ17 41 DQ16 DQ20 42 DDRAB_SDQ21
43 DQ17 DQ21 44
DDRAB_SDQS2# 45 VSS15 VSS16 46 DDRAB_SDM2
5 DDRAB_SDQS2# DQS#2 DM2
DDRAB_SDQS2 47 48
5 DDRAB_SDQS2 DQS2 VSS17
49 50 DDRAB_SDQ22
DDRAB_SDQ18 51 VSS18 DQ22 52 DDRAB_SDQ23
DDRAB_SDQ19 53 DQ18 DQ23 54
55 DQ19 VSS19 56 DDRAB_SDQ28
DDRAB_SDQ24 57 VSS20 DQ28 58 DDRAB_SDQ29
DDRAB_SDQ25 59 DQ24 DQ29 60
61 DQ25 VSS21 62 DDRAB_SDQS3#
VSS22 DQS#3 DDRAB_SDQS3# 5
DDRAB_SDM3 63 64 DDRAB_SDQS3
DM3 DQS3 DDRAB_SDQS3 5
65 66
DDRAB_SDQ26 67 VSS23 VSS24 68 DDRAB_SDQ30
DDRAB_SDQ27 69 DQ26 DQ30 70 DDRAB_SDQ31
71 DQ27 DQ31 72
VSS25 VSS26
5 DDRA_CKE0
DDRA_CKE0 73
75 CKE0 CKE1
74
76
DDRA_CKE1
DDRA_CKE1 5
+1.35V_VDDQ/+0.675VS OF DIMM1
77 VDD1 VDD2 78 DDRAB_SMA15
DDRAB_SBS2# 79 NC1 A15 80 DDRAB_SMA14 +1.35V_VDDQ +0.6V_0.675VS
5 DDRAB_SBS2# BA2 A14
81 82
DDRAB_SMA12 83 VDD3 VDD4 84 DDRAB_SMA11
DDRAB_SMA9 85 A12/BC# A11 86 DDRAB_SMA7
A9 A7
CD3
CD4
CD5
CD6
CD7
CD8
CD9
CD10
CD11
CD12
CD13
CD14
87 88 1
DDRAB_SMA8 89 VDD5 VDD6 90 DDRAB_SMA6 @
A8 A6 1 1 1 1 1 1 1 1 1 1 1 1
DDRAB_SMA5 91 92 DDRAB_SMA4 + CD18
93 A5 A4 94 330U_B2_2.5VM_R15M
VDD7 VDD8
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
4.7U_0603_6.3V6K
2 DDRAB_SMA3 95 96 DDRAB_SMA2 SGA00004400 2
DDRAB_SMA1 97 A3 A2 98 DDRAB_SMA0 2 2 2 2 2 2 2 2 2 2 2 2 2
99 A1 A0 100
DDRA_CLK0 101 VDD9 VDD10 102 DDRA_CLK1
5 DDRA_CLK0 CK0 CK1 DDRA_CLK1 5
DDRA_CLK0# 103 104 DDRA_CLK1#
5 DDRA_CLK0# CK0# CK1# DDRA_CLK1# 5
105 106
DDRAB_SMA10 107 VDD11 VDD12 108 DDRAB_SBS1#
A10/AP BA1 DDRAB_SBS1# 5
DDRAB_SBS0# 109 110 DDRAB_SRAS#
5 DDRAB_SBS0# BA0 RAS# DDRAB_SRAS# 5
111 112 @ @ @ @ @ @
DDRAB_SWE# 113 VDD13 VDD14 114 DDRA_SCS0#
5 DDRAB_SWE# WE# S0# DDRA_SCS0# 5
DDRAB_SCAS# 115 116 DDRA_ODT0
5 DDRAB_SCAS# CAS# ODT0 DDRA_ODT0 5
117 118
DDRAB_SMA13 119 VDD15 VDD16 120 DDRA_ODT1 0.1UX10
A13 ODT1 DDRA_ODT1 5
DDRA_SCS1# 121 122
5 DDRA_SCS1# 123 S1# NC2 124
125 VDD17 VDD18 126
15mil
NCTEST VREF_CA +VREF_CA
127 128
VSS27 VSS28
1000P_0402_50V7K
.1U_0402_16V7K
DDRAB_SDQ33 131 DQ32 DQ36 132 DDRAB_SDQ37
DQ33 DQ37 1 2
133 134
CD15
CD16
DDRAB_SDQS4# 135 VSS29 VSS30 136 DDRAB_SDM4
5 DDRAB_SDQS4# DQS#4 DM4
DDRAB_SDQS4 137 138
5 DDRAB_SDQS4 DQS4 VSS31 2 1
139 140 DDRAB_SDQ38
DDRAB_SDQ34 141 VSS32 DQ38 142 DDRAB_SDQ39
DDRAB_SDQ35 143 DQ34 DQ39 144
DDRAB_SDQ40
145
147
DQ35
VSS34
VSS33
DQ44
146
148
DDRAB_SDQ44
DDRAB_SDQ45
VREF for DIMM1
DDRAB_SDQ41 149 DQ40 DQ45 150
151 DQ41 VSS35 152 DDRAB_SDQS5#
VSS36 DQS#5 DDRAB_SDQS5# 5
DDRAB_SDM5 153 154 DDRAB_SDQS5
DM5 DQS5 DDRAB_SDQS5 5
155 156
DDRAB_SDQ42 157 VSS37 VSS38 158 DDRAB_SDQ46 +VREF_DQ +1.35V_VDDQ
DDRAB_SDQ43 159 DQ42 DQ46 160 DDRAB_SDQ47 RPD2
161 DQ43 DQ47 162 1 8
DDRAB_SDQ48 163 VSS39 VSS40 164 DDRAB_SDQ52 +VREF_CA 2 7
DDRAB_SDQ49 165 DQ48 DQ52 166 DDRAB_SDQ53 3 6
167 DQ49 DQ53 168 4 5
DDRAB_SDQS6# 169 VSS41 VSS42 170 DDRAB_SDM6
3 5 DDRAB_SDQS6# DQS#6 DM6 3
DDRAB_SDQS6 171 172 1K_0804_8P4R_1%
5 DDRAB_SDQS6 DQS6 VSS43
173 174 DDRAB_SDQ54
DDRAB_SDQ50 175 VSS44 DQ54 176 DDRAB_SDQ55
DDRAB_SDQ51 177 DQ50 DQ55 178
179 DQ51 VSS45 180 DDRAB_SDQ60
DDRAB_SDQ56 181 VSS46 DQ60 182 DDRAB_SDQ61
DDRAB_SDQ57 183 DQ56 DQ61 184
185 DQ57 VSS47 186 DDRAB_SDQS7#
VSS48 DQS#7 DDRAB_SDQS7# 5
DDRAB_SDM7 187 188 DDRAB_SDQS7
DM7 DQS7 DDRAB_SDQS7 5
189 190
DDRAB_SDQ58 191 VSS49 VSS50 192 DDRAB_SDQ62
DDRAB_SDQ59 193 DQ58 DQ62 194 DDRAB_SDQ63
195 DQ59 DQ63 196
197 VSS51 VSS52 198 MEM_MAB_EVENT#
SA0 EVENT# MEM_MAB_EVENT# 5
199 200
+3VS VDDSPD SDA APU_SDATA0 27,9
201 202
SA1 SCL APU_SCLK0 27,9
203 204
1 <Address: 00> VTT1 VTT2 +0.6V_0.675VS
CD17 205 206
.1U_0402_16V7K G1 G2
2 TE_2-2013287-5
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDR3 SODIMM Socket
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
C 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 18 of 46
A B C D E
5 4 3 2 1
LVDS Power
+3VS
Camera R170 1 @ 2 0_0402_5%
W=60mils W=60mils
Display@ UG1 INVPWR_B+ B+
EMI@
D5
5 1 +LCDVDD L12 1 SM070003Y00 2 USB20_N4_R
IN OUT 7 USB20_N4 1 2 USB20_P4_R 2 1 EMI@ 2 SM010014520
2 1 L1 0_0805_5%
GND
4.7U_0603_6.3V6K
0.1U_0402_16V7K
4 3 USB20_P4_R USB20_N4_R 3
7 USB20_P4 4 3
RG1 1 @ 2 0_0201_5%
1 4 3 1 1 1 EMI@ 2 SM010014520
SS EN WCM-2012-900T_4P L2 0_0805_5%
CG1 PESD5V0U2BT_SOT23-3
1 1
D APL3512_SOT23-5 R171 1 @ 2 0_0402_5% @ESD@ SCA00000U10 @EMI@ C117 C118 SM010014520 3000ma D
2 2 2
CG2
CG3
1500P_0402_50V7K 680P_0402_50V7K 68P_0402_50V8J
UG1
220ohm@100mhz
2132S@ 2 2 DCR 0.04
APL3512_SOT23-5
SA00003AR00
Display@ +5VALW +3VALW
RG3 1 2 0_0402_5%
Touch Screen Power
6 DP_ENVDD
Touch Screen
1
BLVDS@
RG4 1 2 0_0402_5% R172 1 @ 2 0_0402_5% EDP@
27 +DP_ENVDD
@ RTS2 RTS3
D4
EMI@ 100K_0402_5% 100K_0402_5%
L3 1 SM070003Y00 2 USB20_P5_R USB20_P5_R 2
7 USB20_P5
2
1 2 1
USB20_N4 USB20_N5_R 3
1
4 3 USB20_N5_R EDP@
7 USB20_N5 4 3
1
RTS1 EDP@ D
PESD5V0U2BT_SOT23-3
1
+3VS WCM-2012-900T_4P 1K_0402_5% QTS1 2
TOUCH_ON# 28
@ R202 @ESD@ SCA00000U10 2N7002_SOT23 G
R160 1 2 2.2K_0402_5% LCD_CLK 300_0402_5% R173 1 @ 2 0_0402_5% CTS2 S
3
1 2
R161 1 2 2.2K_0402_5% LCD_DATA +VCC_TOUCH EDP@
2
1 1 0.047U_0402_16V7K
G
@ C119 @ C120 1 10P_0402_50V8J
10P_0402_50V8J 10P_0402_50V8J @ C290 1 3RTS5 1 @ 2 0_0402_5% +5VS
S
2 2 1 EDP@ 2 0_0402_5%
C
2 1 EDP@ RTS6 +3VS C
CTS1 QTS2
0.1U_0402_16V4Z EDP@
LP2301ALT1G 1P SOT-23-3
2
C121 2 1 220P_0402_50V7K INVTPWM
CONN@
28 EC_INVT_PWM R2591 @ 2 INVTPWM JLVDS1
0_0402_5% 1
2 1 41
LCD_CLK 3 2 G1 42
27 LCD_CLK 3 G2
27 LCD_DATA LCD_DATA 4 43
4 G3
1
27,6 DP_INT_PWM R258 1 Display@2 0_0402_5% 5 44
R163 LVDS_TXP0_F 6 5 G4 45
27 LVDS_TXP0_F 6 G5
BLVDS@ 10K_0402_5% LVDS_TXN0_F 7 46
27 LVDS_TXN0_F 7 G6
27 eDP_DP_INT_PWM R262 1 BLVDS@2 0_0402_5% 8
LVDS_TXP1_F 9 8
27 LVDS_TXP1_F
2
LVDS_TXN1_F 10 9
27 LVDS_TXN1_F 10
11
LVDS_TXP2_F 12 11
27 LVDS_TXP2_F 12
B LVDS_TXN2_F 13 B
27 LVDS_TXN2_F 13
14
LVDS_CLKP_F 15 14
27 LVDS_CLKP_F 15
TS_GPIO_APU 1 @ 2 TS_GPIO LVDS_CLKN_F 16
9 TS_GPIO_APU 27 LVDS_CLKN_F 16
R260 0_0402_5% 17
TS_GPIO_EC 1 @ 2 USB20_N4_R 18 17
28 TS_GPIO_EC 18
R261 0_0402_5% USB20_P4_R 19
20 19
USB20_P5_R 21 20
R166 USB20_N5_R 22 21
1 2 DISPOFF#_R 23 22
27 DISPOFF# 23
INVTPWM 24
33_0402_5% TS_GPIO 25 24
25
1
26
R1671 27 26
INVPWR_B+ 27
10K_0402_5% 28
29 28
30 29
+VCC_TOUCH
2
31 30
32 31
+3VS 32
33
D3 33
34
D_MIC_L_CLK 2 D_MIC_L_CLK 35 34
1 26 D_MIC_L_CLK D_MIC_L_DATA 36 35
D_MIC_L_DATA 3 26 D_MIC_L_DATA 37 36
RT19 1 EDP@ 2 0_0402_5% 38 37
27,6 EDP_HPD 38
39
PESD5V0U2BT_SOT23-3 40 39
A 40 A
@ESD@ SCA00000U10
STARC_107K40-000001-G2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LVDS Connector
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
LA-A996P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, March 26, 2014 Sheet 19 of 46
5 4 3 2 1
5 4 3 2 1
8
7
6
5
8
7
6
5
RPH2 RPH1
DP1_AUXP 4 3 HDMI_SCLK 499_0804_8P4R_1% 499_0804_8P4R_1%
6 DP1_AUXP
2N7002KDW_SOT363-6 NET: HDMIRES_GND
1
2
3
4
1
2
3
4
Q6B
+3VS
WIDTH>20 mils
HDMIRES_GND
2
DP1_AUXN 1 6 HDMI_SDATA
6 DP1_AUXN
2N7002KDW_SOT363-6
1
D
Q6A
+3VS R180 1 @ 2 0_0402_5% 2 Q17
G SSM3K7002FU_SC70-3
1
S
3
R181
100K_0402_5%
2
+3VS
SM070001310 400ma 90ohm@100mhz DCR 0.3
C C
APU_DP1_TXP3_C R182 1 EMI@ 2 22_0402_5% HDMI_R_CK+
1
4 3 R183
4 3 1M_0402_5%
WCM-2012-900T_0805
2
L4@EMI@
G
1 2 L5
2
1 2 R184 CHILISIN PBY160808T
APU_DP1_TXN3_C R186 1 2 22_0402_5% HDMI_R_CK- 3 1HDMI_DETECT 1 2 1 2 HP_DETECT
+3VS 6 DP1_HPD
EMI@ 10K_0402_5%
D
RP1 Q15 1
DP1_AUXN 1 8 +HDMI_5V_OUT SSM3K7002FU_SC70-3
1
APU_DP1_TXP2_C R187 1 EMI@ 2 22_0402_5% HDMI_R_D0+ DP1_AUXP 2 7 C131
HDMI_SCLK 3 6 R185 220P_0402_50V7K
4 3 HDMI_SDATA 4 5 2
4 3 100K_0402_5%
WCM-2012-900T_0805 4.7K_0804_8P4R_5%
2
L6@EMI@ 1 2
1 2 5V Level
APU_DP1_TXN2_C R190 1 2 22_0402_5% HDMI_R_D0-
EMI@
4 3
4 3
WCM-2012-900T_0805
L7@EMI@ 1 2
B
1 2 8/20 change HDMI Conn HDMI Conn. B
APU_DP1_TXN1_C R192 1 2 22_0402_5% HDMI_R_D1-
EMI@ CONN@
JHDMI1
APU_DP1_TXP0_C R193 1 EMI@ 2 22_0402_5% HDMI_R_D2+ HP_DETECT 19
18 HP_DET
+HDMI_5V_OUT +5V
4 3 17
4 3 @ESD@ HDMI_SDATA 16 DDC/CEC_GND
WCM-2012-900T_0805 DM6 HDMI_SCLK 15 SDA
L8@EMI@ 1 2 HP_DETECT 1 1 109 HP_DETECT 14 SCL
1 2 13 Reserved
APU_DP1_TXN0_C R194 1 2 22_0402_5% HDMI_R_D2- HDMI_SDATA 2 2 98 HDMI_SDATA HDMI_R_CK- 12 CEC 20
EMI@ 11 CK- GND 21
HDMI_SCLK 4 4 77 HDMI_SCLK HDMI_R_CK+ 10 CK_shield GND 22
HDMI_R_D0- 9 CK+ GND 23
5 5 66 8 D0- GND
HDMI_R_D0+ 7 D0_shield
3 3 HDMI_R_D1- 6 D0+
5 D1-
8 HDMI_R_D1+ 4 D1_shield
HDMI_R_D2- 3 D1+
IP4292CZ10-TB 2 D2-
+HDMI_5V_OUT SC300002800 HDMI_R_D2+ 1 D2_shield
URH1 D2+
CONCR_099AKAC19NBLCNF
2 W=40mils
GND
1 +5VS
IN
3
A OUT A
W=40mils SA00004ZA00
1
AP2330W-7_SC59-3
CG4
0.1U_0402_16V7K 2 Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2013/02/26 Deciphered Date 2015/07/08 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HDMI Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 20 of 46
5 4 3 2 1
A B C D E
@ESD@ @ESD@
DT3 DT4
SC300001G00 SC300001G00
DAC_C_BLU 6 3 DAC_C_GRN CRT_HSYNC_2 6 3 CRT_VSYNC_2
I/O4 I/O2 I/O4 I/O2
+HDMI_5V_OUT +HDMI_5V_OUT
CRT share HDMI Power 5 2 5 2
VDD GND VDD GND
CONN@
JCRT
@ 6
11
DAC_C_RED 1
7
CRT_DATA 12
DAC_C_GRN 2
8
CRT_HSYNC_2 13
DAC_C_BLU 3
+HDMI_5V_OUT +HDMI_5V_OUT 9
+HDMI_5V_OUT CRT_VSYNC_2 14
CRT@ CRT@ W=40mils 4
CRT@ RT5 1 2 CRT_HSYNC_2 1 10
1 2 2 1 LT4 10_0402_5% CRT_CLK 15
CT8
0.1U_0402_16V4Z
CT9 0.1U_0402_16V4Z 10K_0402_5% CRT@ 5
1 2 CRT_VSYNC_2 @ 1
2 2
5
1
LT5 10_0402_5% 2 CRT@ 16 GND
1 1
CT12 17 GND
P
OE#
+HDMI_5V_OUT @
CRT@ T19
CT11 1 2 0.1U_0402_16V4Z
5
1
P
OE#
DAC_VSYNC 2 4 CRT_VSYNC_1
6 DAC_VSYNC A Y
G
UT3 CRT@
74AHCT1G125GW_SOT353-5
3
CRT@ CRT@
1
2.2K_0402_5%
2.2K_0402_5%
4.7K_0402_5%
RT4
RT3
4.7K_0402_5%
CRT@ CRT@
3 RT1 RT2 3
2
2
CRT@ SHI0110BJ50 DAC_DDC_DATA 1 6 CRT_DATA
6 DAC_DDC_DATA
LT1 1 2 DAC_C_RED
6 DAC_RED
100NH +-5% HCI1608F-R10J-M Q4101A CRT@
5
CRT@ SHI0110BJ50 2N7002KDWH_SOT363-6
LT2 1 2 DAC_C_GRN
6 DAC_GRN
100NH +-5% HCI1608F-R10J-M DAC_DDC_CLK 4 3 CRT_CLK
6 DAC_DDC_CLK
CRT@ SHI0110BJ50
LT3 1 2 DAC_C_BLU Q4101B CRT@
6 DAC_BLU
100NH +-5% HCI1608F-R10J-M 2N7002KDWH_SOT363-6
68P_0402_50V8J
68P_0402_50V8J
68P_0402_50V8J
68P_0402_50V8J
68P_0402_50V8J
68P_0402_50V8J
CT2
CT3
CT4
CT5
CT6
2 2 2 2 2 2
4 CRT@ 4
RPC13
DAC_RED 1 8
DAC_GRN 2 7
DAC_BLU 3 6 Security Classification Compal Secret Data Compal Electronics, Inc.
4 5 2013/02/26 2015/07/08 Title
Issued Date Deciphered Date
150_0804_8P4R_1%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CRT Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Friday, February 21, 2014 Sheet 21 of 46
A B C D E
5 4 3 2 1
+3VS_WLAN
1
D +3VS_WLAN @ RN3 +1.5VS_WLAN +3VS_WLAN D
10K_0402_5%
JMINI1 CONN@
2
28 WLAN_WAKE# RN2 2 @ 1 0_0402_5% 1
3 1 2
APU_BT_ON# 5 3 2 4
7 5 4 6
9 MINI1_CLKREQ# 7 6
9 8
11 9 8 10
7 CLK_PCIE_MINI1# 11 10
13 12
7 CLK_PCIE_MINI1 13 12
15 14
15 14 16
16
17
19 17 18
21 19 18 20 WL_OFF#
23 21 20 22
5 PCIE_ARX_DTX_N2 23 22 PLT_RST# 11,24,31,9
25 24 +3VS_WLAN
5 PCIE_ARX_DTX_P2 25 24
27 26
29 27 26 28
31 29 28 30
5 PCIE_ATX_C_DRX_N2 31 30
5 PCIE_ATX_C_DRX_P2 33 32
C 33 32 C
35 34
37 35 34 36 USB20_N3_R RN4 1 @ 2 0_0402_5%
37 36 USB20_N3 7
39 38 USB20_P3_R RN5 1 @ 2 0_0402_5%
39 38 USB20_P3 7
41 40
43 41 40 42
45 43 42 44
45 44 MINI1_LED# 28
47 46
E51TXD_P80DATA 49 47 46 48
28 E51TXD_P80DATA 49 48
E51RXD_P80CLK 51 50
28 E51RXD_P80CLK 51 50 52
53 52
54 GND1
GND2
1
9 APU_BT_ON# APU_BT_ON# RC160 1 2 1K_0402_1% E51RXD_P80CLK
BELLW_80053-1021 RN7
4.7K_0402_5%
2
+3VS_WLAN USB20_N3_R
1
+1.5VS +1.5VS_WLAN
@R205
B RN1 300_0402_5% B
1 @ 2
1
2
0_0603_5% @ CN1
1 10P_0402_50V8J
4.7U_0603_6.3V6K @ C292
2
+3VS_WLAN_R +3VS_WLAN
R271
1 @ 2
0.1U_0402_16V7K
CN3
0_0603_5% 1 1
CN2
4.7U_0603_6.3V6K
2 2
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
WLAN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 22 of 46
5 4 3 2 1
5 4 3 2 1
CONN@
JHDD
2.5" SATA HDD connector +5VS_HDD1 1
GND GND
23
7 SATA_ITX_C_DRX_P0 C155 1 2 0.01U_0402_16V7K SATA_ITX_DRX_P0 2 24
C156 1 2 0.01U_0402_16V7K SATA_ITX_DRX_N0 3 A+ GND
7 SATA_ITX_C_DRX_N0 A-
4
C153 1 2 0.01U_0402_16V7K SATA_PRX_C_DTX_N0 5 GND
7 SATA_PRX_DTX_N0 B-
10U_0603_6.3V6M
0.1U_0402_16V7K
+5VS C154 1 2 0.01U_0402_16V7K SATA_PRX_C_DTX_P0 6
7 SATA_PRX_DTX_P0 B+
C150
1 1 7
GND
C149
0_0603_5%
D R201 1 @ 2 D
+5VS_HDD1
0_0603_5% +3VS RS11 1 @ 2 0_0402_5% 8
R212 1 @ 2 2 2 9 VCC3.3
RS12 1 @ 2 0_0402_5% JHDD_P10 10 VCC3.3
9 DEVSLP0 VCC3.3
11
12 GND
13 GND
14 GND
15 VCC5
+5VS_HDD1 VCC5
16
17 VCC5
18 GND
19 RESERVED
20 GND
21 VCC12
22 VCC12
VCC12
SANTA_193202-1
C C
+5VS_ODD
Pleace near ODD Connector
Change ODD Conn 08/22, check pin define
1000P_0402_50V7K
0.1U_0402_25V6K
10U_0805_10V6K
1 1 1
CS13
CS16
CS12
2 2 2
CONN@
+5VS JODD
1
+5VS_ODD CS11 2 1 0.01U_0402_16V7K SATA_PTX_DRX_P1 2 GND
7 SATA_PTX_DRX_P1_C RX+
7 SATA_PTX_DRX_N1_C CS14 2 1 0.01U_0402_16V7K SATA_PTX_DRX_N1 3
U20 4 RX-
B B
GND
10U_0603_6.3V6M
C227
10U_0603_6.3V6M
C226 7
3 12 1 2 R955 2 @ 110K_0402_5% GND
2 2 9 ODD_PWR ON1 CT1 +3VS
8
4 11 560P_0402_50V7K 9 ODD_PLUG# 9 DP
+5VALW VBIAS GND +5V
C230 10
5 10 2 1 ODD_DA#_M 11 +5V
28 WL_PWREN_EC ON2 CT2 +3VS_WLAN_R 12 MD 14
+3VALW 6 9 100P_0402_50V8J 13 GND GND1 15
7 VIN2 VOUT2 8 +3VS +3VS GND GND2
VIN2 VOUT2
1U_0603_10V4Z
1 1 OCTEK_SLS-13HCAB
10U_0603_6.3V6M
C228
C223
1 15 CS17
GPAD
2
1 0.1U_0402_25V6K
1U_0603_10V4Z
C224
2
2 10K_0402_5% 2
2
G
2
1
ODD_DA# 1 3 ODD_DA#_M Place CS17 close to JODD
9 ODD_DA#
D
S
Q84
2N7002K_SOT23-3
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
ODD/SATA Conn
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 23 of 46
5 4 3 2 1
5 4 3 2 1
1U_0402_6.3V6K
1U_0402_6.3V6K
@ CL28 2.2UH +-5% NLC252018T-2R2J-N
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
4.7U_0603_6.3V6K
APL3512_SOT23-5
0.1U_0402_16V7K
D 2 1 1 1 1 1 1 1 1 1 D
CL8
CL23
1500P_0402_50V7K 1
@ CL11 CL12 CL13 CL14 CL15 CL26 CL27
CL21 @ @ 8151@ @8151@ 8166@ @8166@
2 2 2 2 2 2 2 2 2
RL29 2 @ 1 10K_0402_5%
LAN_PWR_EN_R 2
28 LAN_PWR_EN
2
+LAN_VDD_3V3 +VDDREG @ CL29
2
0.1U_0402_16V7K 8151/8166 Co‐Lay UL1
8151@
RM11
4.7U_0603_6.3V6K
4.7U_0603_6.3V6K
4.7U_0603_6.3V6K
RTL8151GH 15K_0402_5%
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
8166@ SA00005YT00
+LAN_VDD_3V3=40mil
1 1 1 1 1 1
1
CL10
CL16
@8151@ UL1 +LAN_VDD_1V0 +VDDREG=40mil
CL20 @ CL19 CL9 @ CL5 L
@ @ +LAN_REGOUT=60mil
2 2 2 2 2 2 LAN_MDIP0 1 3
LAN_MDIN0 2 MDIP0 AVDD10 8
0923 PV CNG from DP00 to E500
LAN_MDIP1 4 MDIN0 AVDD10 30 +LAN_VDD_3V3 XTLI
LAN_MDIN1 5 MDIP1 AVDD10 22 +LAN_VDD_3V3
LAN_MDIP2 6 MDIN1 DVDD10 2 1 XTLO
LAN_MDIN2 7 MDIP2 11 +LAN_VDD_3V3 1M_0402_5% RL7
MDIN2 AVDD33
1
LAN_MDIP3 9 32
LAN_MDIN3 10 MDIP3 AVDD33 RL10 RL15
MDIN3 23 +VDDREG 1 @ 2 10K_0402_5%
CL9 & CL5 close to UL1: Pin 11,32 CL10& CL16 close to UL1: Pin 23 VDDREG(VDD33) 24 +LAN_REGOUT
LAN_CLKREQ#2 @ RL6 1 0_0201_5% LAN_CLKREQ#_R 12 REGOUT 0_0603_5%
CL19 close to UL1: Pin 32 9 LAN_CLKREQ# RTL8111G
2
PLT_RST# 19 CLKREQB 21 LANWAKEB
11,22,31,9 PLT_RST# PERSTB LANWAKEB EC_PME# 28
3
CL20 close to UL1: Pin 11 20 EC_LAN_ISOLATEB#_R 1 @ 2 EC_LAN_ISOLATEB# 28 YL1
CLK_PCIE_LAN 15 ISOLATEB RL50 0_0402_5% 2 2
OSC
OSC
7 CLK_PCIE_LAN REFCLK_P
10P_0402_25V8J
10P_0402_25V8J
CLK_PCIE_LAN# 16 27 LED0 TH2 EC control 08/17 Add 0ohm
7 CLK_PCIE_LAN# REFCLK_N LED0 26 LED1/GPO TH1 CL25 CL24
PCIE_ATX_C_DRX_P3 13 LED1/GPO 25 LED2 TH3
GND
GND
5 PCIE_ATX_C_DRX_P3 HSIP LED2(LED1) 1 1
PCIE_ATX_C_DRX_N3 14
5 PCIE_ATX_C_DRX_N3 HSIN
C PCIE_ARX_DTX_P3 CR11 1 2 0.1U_0402_10V7K PCIE_ARX_C_DTX_P3 17 28 XTLI C
5 PCIE_ARX_DTX_P3 HSOP CKXTAL1
PCIE_ARX_DTX_N3 CR13 1 2 0.1U_0402_10V7K PCIE_ARX_C_DTX_N3 18 29 XTLO
5 PCIE_ARX_DTX_N3
4
HSON CKXTAL2
RSET 31 33
RSET GND 25MHZ_20PF_FSX3M-25.M20FDO
2
SP050005L00 Footprint RL11 SJ10000E500
TSL1 8166@ 2.49K_0402_1% SA000063500
1
LAN_MDIN3 2 TCT1 MCT1 23 RJ45_TX3- RP5
LAN_MDIP3 3 TD1+ MX1+ 22 RJ45_TX3+ 1 8 (SA00005YT00) 8151GH Giga
Swap P/N 08/16 TD1- MX1- 2 7 JLAN CONN@
4 21 3 6 RJ45_TX0+ 1
LAN_MDIN2 5 TCT2 MCT2 20 RJ45_TX2- 4 5 PR1+
LAN_MDIP2 6 TD2+ MX2+ 19 RJ45_TX2+ RJ45_TX0- 2
TD2- MX2- 75_0804_8P4R_1% PR1-
7 18 SD300002E80 2 RJ45_RX1+ 3
LAN_MDIN1 8 TCT3 MCT3 17 RJ45_RX1- CL2 PR2+
LAN_MDIP1 9 TD3+ MX3+ 16 RJ45_RX1+ SE167100J80 RJ45_TX2+ 4
TD3- MX3- 10P_1808_3KV PR3+
10 15 1 RJ45_TX2- 5
LAN_MDIN0 11 TCT4 MCT4 14 RJ45_TX0- PR3-
TD4+ MX4+ 1
LAN_MDIP0 12 13 RJ45_TX0+ CL3 EMI@ RJ45_RX1- 6
TD4- MX4- PR2-
3
120P_0402_50V8J
YSLC05CH_SOT23-3
SCA00000U10 LANGND
B B
RR1
+3VS 1 @ 2 +3VS_CR +3VS_CR
0_0603_5% 1 1 Card Reader Connector
4.7U_0402_6.3V6M
CR9
2
CR10
2 0.1U_0402_16V7K
RTS5239 RR4-RR9 close to chip CONN@
CR12-CR13 close to chip or socket JREAD1
UR1 SD_D3_R 1
PCIE_ATX_C_DRX_P1 1 12 SD_D1 RR2 1 @ 2 0_0402_5% SD_D1_R 208MHz DAT3
Close to Chip 5 PCIE_ATX_C_DRX_P1 HSIP SP1
PCIE_ATX_C_DRX_N1 2 13 SD_D0 RR4 1 @ 2 0_0402_5% SD_D0_R @ CR12 SD_CMD_R 2
5 PCIE_ATX_C_DRX_N1 HSIN SP2 +CR_VDD_3V3 CMD
CLK_PCIE_CR 3 14 SD_CLK RR5 1 EMI@ 2 33_0402_5% SD_CLK_R 1 2
7 CLK_PCIE_CR REFCLKP SP3
CLK_PCIE_CR# 4 16 SD_CMD RR3 1 @ 2 0_0402_5% SD_CMD_R Close to Conn 3
7 CLK_PCIE_CR# REFCLKN SP4 VSS1
CL17 1 2 0.1U_0402_16V7K PCIE_ARX_C_DTX_P1 5 17 SD_D3 RR6 1 @ 2 0_0402_5% SD_D3_R 6.8P_0402_50V8C
5 PCIE_ARX_DTX_P1 HSOP SP5
CL18 1 2 0.1U_0402_16V7K PCIE_ARX_C_DTX_N1 6 18 SD_D2 RR7 1 @ 2 0_0402_5% SD_D2_R +CR_VDD_3V3 4
5 PCIE_ARX_DTX_N1 HSON SP6 VDD
0.1U_0402_16V7K
20 SD_WP
SP7
4.7U_0603_6.3V6M
1 SD_CLK_R 5
CLK
1
15 1 2 CR7 CR8
CR_CLKREQ# 24 DV33_18 11 +DVDD12 CR14 1U_0402_6.3V4Z 6
9 CR_CLKREQ# CLKREQ# DV12_S
Close to Chip VSS2
PLT_RST# 23
2
22 PERST# 2 SD_D0_R 7
SD_CD# 21 MS_INS# 9 +3VS_CR DAT0
+3VS_CR 1 2 19 SD_CD# 3V3_IN 7 +AVDD12 SD_D1_R 8
10K_0402_5% RR8 GPIO AV12 10 DAT1
CARD_3V3 +CR_VDD_3V3
SD_D2_R 9
DAT2
6.2K_0402_1% 1 2 RR9 RREF 8 25 SD_CD# 10 12
RREF GND CD G1
RR9 close to chip RTS5239-GR_QFN24_4X4 SD_WP 11 13
WP G2
TAITW_PSDAT0-09GLBS1ZZ4H1
A A
0.1U_0402_16V7K
4.7U_0603_6.3V6M
4.7U_0603_6.3V6M
1 1
1
0.1U_0402_16V7K
2 2 4.7U_0402_6.3V6M
2 2
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2013/02/26 Deciphered Date 2015/07/08 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LAN 8151/8166_ CR RTS5238
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Friday, February 21, 2014 Sheet 24 of 46
5 4 3 2 1
A B C D E
1000P_0402_50V7K
1 2 1 8
GND VOUT
0.1U_0402_16V7K
47U_0805_6.3V6M
LM1 2 7
SM070003K00 3 VIN VOUT 6
1 2 1 CS2 USB30_MTX_C_DRX_N0 1 2 USB3TXDN0_C_R VIN VOUT 1
7 USB30_MTX_DRX_N0 4 5 1 1 1
0.1U_0402_16V7K RS2 @ 0_0402_5% EN FLG @
CS6
1 CS5
G547I2P81U MSOP 8P CS4
CS3
2 2 2
RS3 0_0402_5% 0.1U_0402_16V7K
2
7 USB30_MRX_DTX_P0
1 @ 2 USB3RXDP0_C <DB>Del B Cap.
WCM-2012-900T_4P @
4 3 28 USB_ON# RS4 1 2
4 3 0_0402_5% RS5 1 @ 2 USB_OC0#
EMI@
<EC> 0_0402_5%
USB_OC0# 9
1 2
1 2
LM2 SM070003K00
1 2 USB3RXDN0_C @ESD@
7 USB30_MRX_DTX_N0
RS6 @ 0_0402_5% DM1 SCA00000U10
2 USB20_N8_C
RS7 0_0402_5% 1
1 @ 2 USB20_P8_C 3 USB20_P8_C
7 USB20_P8
LM3 USB20_N8 YSLC05CH_SOT23-3
1 2
1 2
2
USB2.0/USB3.0 port 1 2
1
EMI@
4 3 R221
4 3 @ SC300002800 +USB_VCCA
300_0402_5%
WCM-2012-900T_4P ESD@ DM2 JUSB4
1 2 USB20_N8_C USB3RXDN0_C 1 1 109 USB3RXDN0_C USB3TXDP0_C_R 9
7 USB20_N8
2
RS8 @ 0_0402_5% 1 SSTX+
SM070003Y00 VBUS
1 10P_0402_50V8J USB3RXDP0_C 2 2 98 USB3RXDP0_C USB3TXDN0_C_R 8
SSTX-
@ C294 USB20_P8_C 3
USB3TXDN0_C_R 4 4 77 USB3TXDN0_C_R 7 D+
USB20_N8_C 2 GND 10
2 USB3TXDP0_C_R 5 5 66 USB3TXDP0_C_R USB3RXDP0_C 6 D- GND 11
4 SSRX+ GND 12
3 3 USB3RXDN0_C 5 GND GND 13
SSRX- GND
8 ACON_TARA4-9K1311
CONN@
IP4292CZ10-TB
SM070003Y00
RS13 0_0402_5%
3 USB2.0 port x 2 7 USB20_N9
1 @ 2 USB20_N9_C 3
LM4
1 2 +USB_VCCB
+USB_VCCB 1 2
+5VALW
EMI@ E-T_6916K-Q12N-00L
US2 W=100mils 4 3 12 14
W=100mils 1 8
4 3 11 12 G2 13
2 GND VOUT 7 WCM-2012-900T_4P 10 11 G1
VIN VOUT 1 2 USB20_P9_C 9 10
3 6 7 USB20_P9
4 VIN VOUT 5 RS14 @ 0_0402_5% 8 9
EN FLG 7 8
1
G547I2P81U MSOP 8P RS15 0_0402_5% USB20_P9_C 6 7
CS10 1 @ 2 USB20_N0_C USB20_N9_C 5 6
7 USB20_N0
4 5
0.1U_0402_16V7K LM5 USB20_P0_C 3 4
2
1 2 USB20_N0_C 2 3
1 2 1 2
@ EMI@ 1
USB_ON# RS101 2 4 3 JUSB
0_0402_5% RS9 1 @ 2 USB_OC1# 4 3 CONN@
USB_OC1# 9
0_0402_5% WCM-2012-900T_4P
1 2 USB20_P0_C
7 USB20_P0
RS16 @ 0_0402_5%
4 SM070003Y00 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
USB 3.0/2.0 conn
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Friday, February 21, 2014 Sheet 25 of 46
A B C D E
5 4 3 2 1
UA1
+3VS +DVDD +DVDD_IO +1.5VS
20 1 +DVDD
19 MIC1_R DVDD 9 1 @ 2 1 2
MIC1_L DVDD_IO +DVDD_IO
LA3
.1U_0402_16V7K
CA5
10U_0603_6.3V6M
CA6
.1U_0402_16V7K
CA7
10U_0603_6.3V6M
CA1 1 2 4.7U_0402_6.3V6M INT_MICR_C 18 26
+5VS_AVDD RA2 SUPPRE_ KC FBMA-10-100505-101T 0402
INT_MIC RA3 1 2 1K_0402_5% CA4 1 2 4.7U_0402_6.3V6M INT_MICL_C 17 MIC2_R AVDD1 40 0_0603_5% PCB Footprint = R_0402
MIC2_L AVDD2 +1.5VS_AVDD 1 1 1 1
CA8
31 41 +5VS_PVDD
MUTE_LED_CTR 30 MIC1_VREFO_L PVDD1 46
29 MIC1_VREFO_R PVDD2 2 2 2 2
+MIC2_VREFO MIC2_VREFO
23 45 SPK_R+
24 LINE2_R SPK_OUT_R+ 44 SPK_R-
LINE2_L SPK_OUT_R-
Internal Speaker Place near Pin1 Place near Pin9
16 42 SPK_L+
D MONO_OUT SPK_OUT_L+ 43 SPK_L- D
PC_BEEP 12 SPK_OUT_L- +5VS_AVDD +5VS
PCBEEP LA4 +1.5VS_AVDD +1.5VS
+3VS 10 33 HPOUT_R RA4 1 2 75_0402_1% HP_OUTR 1 2
9 HDA_SYNC_AUDIO SYNC HPOUT_R 32 HPOUT_L RA5 1 2 75_0402_1% HP_OUTL
Headphone FBMA-L11160808601LMA10T_2P 1 2
HPOUT_L
.1U_0402_16V7K
CA9
4.7U_0603_6.3V6K
CA10
HDA_RST_AUDIO# 11 SM010007Z00 LA5
9 HDA_RST_AUDIO# RESET#
.1U_0402_16V7K
CA12
4.7U_0603_6.3V6K
CA13
1 2 600ohms @100MHz 1A SUPPRE_ KC FBMA-10-100505-101T 0402
2 CPVDD +3VS 1 @ 2 5 1 2 PCB Footprint = R_0402
SDATA_OUT HDA_SDOUT_AUDIO 9 P/N: SM01000BU00
RA6 4.7K_0402_5% 8 SDATA_IN RA7 1 2 22_0402_5%
SDATA_IN HDA_SDIN0 9
CA17 CA11 1 2 10U_0603_6.3V6M ALDO_CAP 7
LDO3-CAP 6 2 1
4.7U_0603_6.3V6K BCLK HDA_BITCLK_AUDIO 9
1 CA14 1 2 2.2U_0402_6.3V6M ACPVEE 34 2 1
CPVDD 36 CPVEE 22
CBN 35 CPVDD LINE1_L 21
CA15 1 2 2.2U_0402_6.3V6M CBP 37 CBN LINE1_R 48 MIC_JD
CBP SPDIFO/GPIO2 Place near Pin26
Place near Pin40
TAI-TECH FCM1608KF EMI@ LA7 15 JDREF RA9 2 1 20K_0402_1% GNDA
D_MIC_L_CLK 2 1 D_MIC_CLK D_MIC_DATA 2 JDREF 28 AVREF CA16 2 1 .1U_0402_16V7K GNDA
19 D_MIC_L_CLK GPIO0/DMIC_DATA VREF
D_MIC_L_DATA 2 1 D_MIC_DATA D_MIC_CLK 3 27 CA18 1 2 10U_0603_6.3V6M
19 D_MIC_L_DATA GPIO1/DMIC_CLK LDO1_CAP +5VS_PVDD +5VS
TAI-TECH FCM1608KF LA8 39 CA19 1 2 10U_0603_6.3V6M MUTE_LED 29
LDO2_CAP LA6 600ohms @100MHz 2A
PLUG_IN# RA10 1 2 39.2K_0402_1% SENSEA 13 25 1 2
14 SENSE_A AVSS1 38 FBMA-L11-201209601LMA20T_2P P/N: SM01000EE00
SENSE_B AVSS2
.1U_0402_16V7K
CA20
.1U_0402_16V7K
CA21
10U_0603_6.3V6M
CA22
10U_0603_6.3V6M
CA23
GNDA SM01000NS00
3
4 1 1 2 2 @
47 DVSS 49 DA8
PDB Thermal Pad
3
+1.5VS +DVDD YSLC05CH_SOT23-3
SCA00002900 Q4B
1
1
MUTE_LED_CTR 5
RA25
2.2K_0402_5% 1K_0402_5%
4
1
RA26 GNDA
2 2
1
GNDA
2
10K_0402_5%
B
QA1 RA12
E
HDA_RST_AUDIO# 3 1 PD#
2
C
C C
MMBT3904WH_SOT323-3
1
SB000008E10
8/20 change conn check pin def
28 EC_MUTE#
1 2 10K_0402_5% Power down (PD#) power stage for save power Internal SPK
<DB>Relace RA13/RA14/RA15/RA16 close to UA1
DA3 RA11 0V: Power down power stage CONN@
CH751H-40PT_SOD323-2 SM010008A00 JSPK1
3.3V: Power up power stage
2
120P_0402_50V8J
120P_0402_50V8J
120P_0402_50V8J
120P_0402_50V8J
SPK_R-_CONN SPK_L-_CONN
2 2 2 2
SPK_R+_CONN SPK_L+_CONN
3
DA1 @ESD@ DA2 @ESD@
SCA00002900 SCA00002900
L03ESDL5V0CC3-2_SOT23-3 L03ESDL5V0CC3-2_SOT23-3
PC Beep
1
EC Beep 1 2 PC_BEEP_R
28 EC_BEEP#
CA31 Reserve for ESD request.
.1U_0402_16V7K RA19 INT_MIC_R HP_OUTR_R HP_OUTL_R +MIC2_VREFO
B
47K_0402_5%
GNDA Jack detect B
3
APU Beep 9 APU_SPKR 1 2 1 2 1 2 PC_BEEP Combo Mic = High
1
CA33 CA34 DA4
1
2
@ESD@ MIC_JD 1 2 INT_MIC
2
RA18
Close to Codec pin12
10U_0603_6.3V6M
CA32
22K_0402_5%
1
2
1
1
GNDA
RA27 6
1 2 EMI@
0_0402_5% HP_OUTL RA22 1 2 BLM15AG601SN1D_2P SM01000II00 HP_OUTL_R 1
1 2 EMI@ 2
CA40 @EMI@ HP_OUTR RA23 1 2 BLM15AG601SN1D_2P SM01000II00 HP_OUTR_R 4
.1U_0402_16V7K
PLUG_IN#
5
100P_0402_50V8J
CA35
100P_0402_50V8J
CA36
100P_0402_50V8J
CA37
1 2 1 1 1
1
CA38 @EMI@
A .1U_0402_16V7K RA24 @EMI@ SINGA_2SJ-E960-001F A
@EMI@
@EMI@
22K_0402_5%
2 2 2 GNDA
1 2
2
1 2
For ESD request
Security Classification Compal Secret Data Compal Electronics, Inc.
CA30 EMI@ 2013/01/04 2015/01/04 Title
.1U_0402_16V7K
Issued Date Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AUDIO ALC259-VC2-CG
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
C 0.1
GNDA DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 26 of 46
5 4 3 2 1
※ROM only mode : PIN 30 4.7k pull low, Pin 31 4.7k pull high.
JPHW7 need to short EP mode : PIN 30 4.7k pull high, Pin 31 4.7k pull low.
+3VS +3VS_RT Layout note Layout note
Close to EEPROM : PIN 30 4.7k pull high, Pin 31 4.7k pull high.
@ JPHW7 Close to LT5 Close to Pin18 Close to Pin13
80mil 1 2
80mil Close to Pin11 Pin27 Close to Pin7 〈 ※Default mode 〉
1 2 +SWR_VDD
JUMP_43X79 +SWR_V12
+3VS_RT +3VS_RT
10U_0603_6.3V6M
0.1U_0402_16V4Z
22U_0603_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0603_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 1 1 1 1
1 1 1 1
2
CT71
CT81
CT91
CT101
CT111
CT121
CT131
CT141
CT151
RT21 RT31
2 2 2 2 2 2132S@ BLVDS@
Layout note 2 2 2 2
4.7K_0402_5% 4.7K_0402_5%
Close to Pin3
1
MIIC_SDA MIIC_SCL
BLVDS@ BLVDS@ BLVDS@ BLVDS@ BLVDS@
+DP_V33 BLVDS@ BLVDS@ BLVDS@ BLVDS@
2
10U_0603_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z
RT41 RT51
1 1 1 BLVDS@ 4.7K_0402_5% 2132S@ 4.7K_0402_5%
CT16
CT17
CT18
PIN30 PIN31
1
2 2 2
+3VS_RT
UT1
BLVDS@ 19 LVDS_CLKP_eDP
LT612 1 +DP_V33 3 TXEC+ 20 LVDS_CLKN_eDP
40mil DP_V33 TXEC-
FBMA-L11-201209-221LMA30T_0805
BLVDS@ 100mil 13 21 LVDS_TXP2_eDP display@ EDP@ KLVDS@ BLVDS@ Kabini@ Beema@
SWR_VDD TXE2+
Power
80mil LT512 1 +SWR_VDD 40mil 18 22 LVDS_TXN2_eDP
SWR / LDO Mode select
LVDS
FBMA-L11-201209-221LMA30T_0805 PVCC TXE2-
+SWR_V12 1 @ 2 +SWR_LX 40mil 12 23 LVDS_TXP1_eDP
LT7 0_1206_5% 11 SWR_LX TXE1+ 24 LVDS_TXN1_eDP
40mil SWR_VCCK TXE1- Kabini LVDS V V V
LDO SWR 40mil 27
7 VCCK 25 LVDS_TXP0_eDP
40mil DP_V12 TXE0+ 26 LVDS_TXN0_eDP Kabini EDP
TXE0- V V V
2132S Do not support mount LT7
Beema LVDS V V
H_EDP_AUXP_C_TL 2
RTD2132S
AUX_P
DP-IN
2132N Use 0 ohm mount LT7 H_EDP_AUXN_C_TL 1 14 Beema EDP
<CONN> V V V
GPIO
AUX_N GPIO(PWM OUT) eDP_DP_INT_PWM 19
15 +DP_ENVDD
GPIO(Panel_VCC) +DP_ENVDD 19
H_EDP_TXP0_C_TL 5 16 DP_INT_PWM
H_EDP_TXN0_C_TL 6 LANE0P GPIO(PWM IN) 17 TS_BKOFF#
DP_INT_PWM 19,6 <CPU>
LANE0N GPIO(BL_EN)
※ If use 2132N, please select LDO mode as default.
18,9 APU_SCLK0 9 LVDS 29 LCD_CLK_eDP
10 CIICSCL1 MIICSCL1 28 LCD_DATA_eDP
<CPU CTRL> 18,9 APU_SDATA0 CIICSDA1 EDID MIICDA1
Other
BLVDS@
1 2 RT192 32 ROM 31 MIIC_SCL
19,6 EDP_HPD HPD MIICSCL0
1K_0402_1% 30 MIIC_SDA
MIICSDA0
1
1 8
BLVDS@ 4 DP_REXT 33
DP_GND GND
2
CT13 RT11
220P_0402_50V7K 100K_0402_5%
2 RT8 2132S@ RTD2132S-VE-CG_QFN32_5X5
2
12K_0402_1% +3VS_RT
BLVDS@ UT1
1
Layout note
Close to Pin8
RT14 1 Display@2 0_0402_5% PIN15 PIN16 Accept voltage input (high level)
CT24
@ 2132S TL_ENVDD 2132S 3.3V
+3VS 1 2
UT31
<RTS2132> TS_BKOFF# 1 * Version R internal Power Switch, can * Version R has internal level shifter, remove
P
B 4
Y DISPOFF# 19 output 1A, Rds(on)=0.2 ohm level shifter circuit on AMD platform
1
RT20
BLVDS@ 100K_0402_5% TC7SH08FUF_SSOP5 BLVDS@
3
PD 100K on LVDS page
Different between 2132S and 2132N(BLVDS)
2
2132S 2132N
BLVDS@
RP38 1. Support SWR mode 1. Support LDO mode and SWR mode
LTDP0_TXP3 6 LVDS_CLKN
LVDS_CLKN
LVDS_CLKP
RT12
RT13
1
1
KLVDS@2
KLVDS@2
0_0201_5%
0_0201_5%
LVDS_CLKN_F
LVDS_CLKP_F
LVDS_CLKP_eDP
LVDS_CLKN_eDP
4
3
5
6
LVDS_CLKP_F 19 2. Internal ROM
LTDP0_TXN3 6 LVDS_CLKP LVDS_CLKN_F 19
LTDP0_TXP2 6 LVDS_TXN0
LVDS_TXN0 RT15 1 KLVDS@2 0_0201_5% LVDS_TXN0_F LVDS_TXP2_eDP 2 7 LVDS_TXP2_F 19 3. Support LCD_VDD(internal Power switch)
LTDP0_TXN2 LVDS_TXP0 RT16 1 KLVDS@2 0_0201_5% LVDS_TXP0_F LVDS_TXN2_eDP 1 8 LVDS_TXN2_F 19
6 LVDS_TXP0 4. Integrates Level shifter
0_0804_8P4R_5%
BLVDS@
<CONN>
RP39
1
BLVDS@ 2
LTDP0_TXN0 BLVDS@ CT22 1 2 .1U_0402_16V7K H_EDP_TXN0_C_TL Close to Pin15 RT10
6 LVDS_TXN2 RP44
RT24 SE076104K80 CT23 100K_0402_5%
EDP@ 0.1U_0402 LCD_DATA_eDP 4 5 4.7U_0603_6.3V6K BLVDS@
LCD_DATA 19 1
LTDP0_AUXP BLVDS@ CT19 1 2 .1U_0402_16V7K H_EDP_AUXP_C_TL RT25 SE076104K80 LCD_CLK_eDP 3 6 LCD_CLK 19 BLVDS@
6 AUXP_DDC_CLK
2
EDP@ 0.1U_0402 2 7
LTDP0_AUXN BLVDS@ CT20 1 2 .1U_0402_16V7K H_EDP_AUXN_C_TL RT26 SE076104K80 1 8
6 AUXN_DDC_DATA
EDP@ 0.1U_0402
RT27 SE076104K80 0_0804_8P4R_5% Close to Panel conn.
EDP@ 0.1U_0402
RP40 Close CPU RT24~27 Close JLVDS conn
Security Classification Compal Secret Data Compal Electronics, Inc.
LVDS_TXP2 RT33 1 Display@2 0_0402_5% LVDS_TXP2_K RT24 1 KLVDS@2 0_0402_5% LVDS_TXP2_F 2013/02/26 2015/07/08 Title
LVDS_TXN2 RT34 1 Display@2 0_0402_5% LVDS_TXN2_K RT25 1 KLVDS@2 0_0402_5% LVDS_TXN2_F
Issued Date Deciphered Date
AUXP_DDC_CLK RT35 1 Display@2 0_0402_5% AUXP_DDC_CLK_K RT26 1 KLVDS@2 0_0402_5% LCD_CLK
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
eDP to LVDS
AUXN_DDC_DATA RT36 1 Display@2 0_0402_5% AUXN_DDC_DATA_K RT27 1 KLVDS@2 0_0402_5% LCD_DATA Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, February 19, 2014 Sheet 27 of 46
5 4 3 2 1
14" DB SI PV MV
Analog Board ID definition
+3VALW_EC
UMA
+3VALW_EC 0 ohm 15K ohm 27K ohm
+3VL R214 43K ohm
L9 L10 DIS
2
1 2 0.1U_0402_25V6 0.1U_0402_25V6 1 2 +EC_VCCA 130k ohm 200k ohm 270k ohm 430k ohm
MBK1608800YZF 1 1 C176 1 1 2 2 MBK1608800YZF R210 R214
C175 1 Ra
1000P_0402_50V7K
C180
C177 C178 C179 C181 100K_0402_1%
1000P_0402_50V7K +EC_VCC_VL 0.1U_0402_25V6
1
2 2 2 2 1 1
0.1U_0402_25V6 0.1U_0402_25V6 2
AD_BID0 15" DB SI PV MV
ECAGND UMA
ECAGND 36
2
UMA@ 12k ohm 20K ohm 33K ohm
R214 PX@ R214 56K ohm
R214 DIS
111
125
D D
56K_0402_1% 560K_0402_1% 160k ohm 240k ohm 330k ohm 560k ohm
22
33
96
67
9
U44 SD034560280 SD034560380 R214
1
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/VCC
EC_VDD0
EC_VDD/VCC
EC_VDD/AVCC
EC_GA20 1 21 MINI1_LED# MINI1_LED# 22
9 EC_GA20 EC_KBRST# 2 GATEA20/GPIO00 GPIO0F 23 EC_BEEP#
9 EC_KBRST# KBRST#/GPIO01 BEEP#/GPIO10 EC_BEEP# 26
SERIRQ 3 26
31,7 SERIRQ LPC_FRAME# 4 SERIRQ GPIO12 27
31,7 LPC_FRAME# LPC_FRAME# ACOFF/GPIO13
LPC_AD3 5 B/I#
31,7 LPC_AD3 LPC_AD3 B/I# 36,37
LPC_AD2 7 PWM Output
31,7 LPC_AD2 LPC_AD2
LPC_AD1 8 63 C184 0.01U_0402_50V7K 2 1 ECAGND
31,7 LPC_AD1 LPC_AD1 BATT_TEMP/AD0/GPIO38
LPC_AD0 10 LPC & MISC 64 AD_BID0
31,7 LPC_AD0 LPC_AD0 AD1/GPIO39 65 ADP_I ADP_I 36,38
LPC_CLK0_EC 12 ADP_I/AD2/GPIO3A 66 ADP_ID EC_ACIN R229 1 @ 2 0_0402_5%
7 LPC_CLK0_EC CLK_PCI_EC AD Input AD3/GPIO3B ADP_ID 36 ACIN 12,36..38
13 75
9 LPC_RESET# PCIRST#/GPIO05 AD4/GPIO42
+3VALW_EC 2 1 EC_RST# 37 76 DP_ENBKL
R226 47K_0402_5% EC_SCI# 20 EC_RST# IMON/AD5/GPIO43 DP_ENBKL 6 C188 2 1 100P_0402_50V8J
9 EC_SCI# EC_SCII#/GPIO0E
2 1 1 @ 2 38
C186 0.1U_0402_25V6 R223 10K_0402_1% GPIO1D
DS9 @ESD@ 7 LPC_CLKRUN_L 1 @ 2 68 LAN_PWR_EN
DAC_BRIG/GPIO3C LAN_PWR_EN 24
LPC_RESET# 2 1 R355 10K_0402_1% DA Output 70 EC_LAN_ISOLATEB# EC_LAN_ISOLATEB# 24
29 KSI[0..7] EN_DFAN1/GPIO3D
KSI0 55 71 EN_DFAN1
KSI0/GPIO30 IREF/GPIO3E EN_DFAN1 30
KSI1 56 72
CK0402101V05_0402-2 KSI2 57 KSI1/GPIO31 CHGVADJ/GPIO3F 20mil trace
KSI3 58 KSI2/GPIO32 83 EC_MUTE#
KSI3/GPIO33 EC_MUTE#/GPIO4A EC_MUTE# 26
KSI4 59 84 PM_SLP_S4# +EC_VCC_VL 0_0402_5% 1 @ 2 +3VL
KSI5 60 KSI4/GPIO34 USB_EN#/GPIO4B 85 PM_SLP_S4# 40 R222
KSI5/GPIO35 CAP_INT#/GPIO4C WLAN_OFF_LED# 29
KSI6 61 PS2 Interface 86 SERR#
KSI7 62 KSI6/GPIO36 EAPD/GPIO4D 87 TP_CLK SERR# 9
29 KSO[0..17] KSI7/GPIO37 TP_CLK/GPIO4E TP_CLK 29
KSO0 39 88 TP_DATA USB_ON# 2 1 +5VALW
KSO0/GPIO20 TP_DATA/GPIO4F TP_DATA 29
KSO1 40 10K_0402_1% R228
KSO2 41 KSO1/GPIO21
KSO3 42 KSO2/GPIO22 97 VGATE 2 @ 1
KSO3/GPIO23 CPU1.5V_S3_GATE/GPXIOA00 VGATE 43 +3VALW
KSO4 43 98 10K_0402_1% R362
KSO5 44 KSO4/GPIO24 WOL_EN/GPXIOA01 99 VLDT_EN#
KSO6 45 KSO5/GPIO25 Int. K/B ME_EN/GPXIOA02 109 VCIN0_PH
VLDT_EN# 32
C VCIN0_PH 36 C
KSO7 46 KSO6/GPIO26 Matrix VCIN0_PH/GPXIOD00
KSO7/GPIO27 SPI Device Interface
KSO8 47
KSO9 48 KSO8/GPIO28 119 EC_SPI_SO
KSO9/GPIO29 SPIDI/GPIO5B EC_SPI_SO 7
KSO10 49 120 EC_SPI_SI
KSO10/GPIO2A SPIDO/GPIO5C EC_SPI_SI 7 +3VALW_EC
KSO11 50 SPI Flash ROM 126 1
EC_SPI_R_CLK R252 2EC_SPI_CLK
KSO11/GPIO2B SPICLK/GPIO58 EC_SPI_CLK 7
KSO12 51 128 EC_SPI_CS0# EMI@ 0_0402_5%
KSO12/GPIO2C SPICS#/GPIO5A EC_SPI_CS0# 7
KSO13 52 RP2
KSO14 53 KSO13/GPIO2D LID_SW# 1 8
KSO15 54 KSO14/GPIO2E 73 TOUCH_ON# DP_ENBKL 2 7
KSO15/GPIO2F ENBKL/AD6/GPIO40 TOUCH_ON# 19
KSO16 81 74 SPOK VR_ON 3 6
KSO16/GPIO48 PECI_KB930/AD7/GPIO41 SPOK 39,41,42
KSO17 82 89 TS_GPIO_EC SYSON 4 5
KSO17/GPIO49 FSTCHG/GPIO50 TS_GPIO_EC 19
90 BAT_CHG_LED
BATT_CHG_LED#/GPIO52 BAT_CHG_LED 36
91 CAP_LOCK# CAP_LOCK# 29 100K_0804_8P4R_5%
EC_SMB_CK1 77 CAPS_LED#/GPIO53 92 PWR_LED#
31,37,38 EC_SMB_CK1 EC_SMB_CK1/GPIO44 GPIO PWR_LED#/GPIO54 PWR_LED# 30
EC_SMB_DA1 78 93
31,37,38 EC_SMB_DA1 EC_SMB_DA1/GPIO45 BATT_LOW_LED#/GPIO55 WLAN_ON_LED# 29
EC_SMB_CK2 79 SM Bus 95 SYSON
12,6 EC_SMB_CK2 EC_SMB_CK2/GPIO46 SYSON/GPIO56 SYSON 40
EC_SMB_DA2 80 121 VR_ON
12,6 EC_SMB_DA2 EC_SMB_DA2/GPIO47 VR_ON/GPIO57 VR_ON 43 +3VS
127 0.95_1.8VALW_PWREN
PM_SLP_S4#/GPIO59 0.95_1.8VALW_PWREN 42
RP3 +3VALW_EC
SLP_S3# 6 100 EC_RSMRST# EC_SMB_DA2 1 8
SLP_S3# 9 PM_SLP_S3#/GPIO04 EC_RSMRST#/GPXIOA03 EC_RSMRST# 9
SLP_S5# 14 101 EC_LID_OUT# EC_SMB_CK2 2 7
SLP_S5# 9 PM_SLP_S5#/GPIO07 EC_LID_OUT#/GPXIOA04 EC_LID_OUT# 9
EC_SMI# 15 102 VCIN1_PH VCIN1_PH 36 EC_SMB_DA1 3 6
9 EC_SMI# EC_SMI#/GPIO08 PROCHOT_IN/GPXIOA05
Delay EC_PWROK 50ms WL_PWREN_EC 16 103 H_PROCHOT#_EC EC_SMB_CK1 4 5
23 WL_PWREN_EC GPIO0A H_PROCHOT#_EC/GPXIOA06 H_PROCHOT#_EC 36,6
AC_AND_CHAG 17 104 MAINPWON
for VGA criterial 37 AC_AND_CHAG
AC_LED# 18 GPIO0B VCOUT0_PH/GPXIOA07 105 BKOFF#
MAINPWON 39
2.2K_0804_8P4R_5%
36 AC_LED# GPIO0C GPO BKOFF#/GPXIOA08 BKOFF# 27
WLAN_WAKE# 19 GPIO 106 PBTN_OUT#
22 WLAN_WAKE# EC_INVT_PWM 25 GPIO0D PBTN_OUT#/GPXIOA09 107 PBTN_OUT# 9
19 EC_INVT_PWM EC_INVT_PWM/GPIO11 PCH_APWROK/GPXIOA10
FAN_SPEED1 28 108 VGA_AC_BATT VGA_AC_BATT 12
30 FAN_SPEED1 EC_PME# 29 FAN_SPEED1/GPIO14 SA_PGOOD/GPXIOA11
24 EC_PME# EC_PME#/GPIO15
E51TXD_P80DATA 30
9 SYS_PWRGD 22 E51TXD_P80DATA EC_TX/GPIO16
E51RXD_P80CLK 31 110 EC_ACIN VGA_AC_BATT 2 @ 1 +3VALW
22 E51RXD_P80CLK EC_RX/GPIO17 AC_IN/GPXIOD01
2 1 SYS_PWRGD 1 @ 2 GPIO18 32 112 EC_ON R366 10K_0402_1%
10K_0402_1% @ R250 R251 0_0402_5% 34 PCH_PWROK/GPIO18 EC_ON/GPXIOD02 114 ON/OFF# EC_ON 39
36 SUSP_LED#/GPIO19 ON/OFF/GPXIOD03 115 LID_SW# ON/OFF# 30
NUM_LED#/GPIO1A GPI LID_SW#/GPXIOD04 LID_SW# 30 Delay SUSP# 10ms
+1.8VALW 116 SUSP#
SUSP#/GPXIOD05 SUSP# 32,40,41,47
117 USB_ON#
B modify by 20130103 GPXIOD06 USB_ON# 25 B
118 PANEL_SEL
PECI_KB9012/GPXIOD07
AGND/AGND
122
13,45,9 DGPU_PWR_EN XCLKI/GPIO5D +3VS
2 1 SYS_PWRGD 1 @ 2 EC_CRY2 123 124 V18R
GND/GND
GND/GND
GND/GND
GND/GND
9 RTC_CLK +3VALW_EC
10K_0402_1% R257 R253 0_0402_5% XCLKO/GPIO5E V18R
1
1
GND0
2 C190
2
R254 C191
100K_0402_1% 22P_0402_50V8J 4.7U_0603_6.3V6K R218 RP4
KB9012QF-A3_LQFP128_14X14 2 EC_SCI# 1 8
10K_0402_1%
11
24
35
94
113
69
LPC_RESET# 3 6
1
PANEL_SEL 4 5
ECAGND 2 L11 1
10K_0804_8P4R_5%
2
DS1 @ESD@ MBK1608800YZF
H_PROCHOT#_EC 2 1 R219
10K_0402_1%
CK0402101V05_0402-2 LVDS@
E51TXD_P80DATA 1 R211 2100K_0402_1%
1
SUSP# 1 R213 2
SYS_PWRGD C182 1 2 0.1U_0402_25V6 100K_0402_1%
DS3 @ESD@
EC_KBRST# 2 1 PANEL_SEL
CK0402101V05_0402-2 LVDS 0
DS4 @ESD@
SUSP# 2 1 +3VALW_EC
eDP 1
VLDT_EN# 2 1
CK0402101V05_0402-2 R230 10K_0402_1%
DS5 @ESD@
SUSP# 2 1
CK0402101V05_0402-2
A A
DS6 @ESD@ +3VALW
SPOK 2 1
TP_CLK 2 1
CK0402101V05_0402-2 4.7K_0402_5% R244
TP_DATA 2 1
DS8 @ESD@ 4.7K_0402_5% R245
SLP_S3# 2 1
+5VALW +5VALW
+3VALW
CONN@
JTP
1 1
TP_CLK 2 1
28 TP_CLK 2
TP_DATA 3 C134
28 TP_DATA 3
4 470P_0402_50V8J CAP_LOCK#
4 2 MUTE_LED
5
GND 6
GND
HB_A090420-SAHR21 1 1
1
Amber White
2
2
WL_AMBER WL_WHIT
@ESD@
2N7002KDW_SOT363-6
2N7002KDW_SOT363-6
6
3
Q20A
Q20B
1
2 5
28 WLAN_OFF_LED# WLAN_ON_LED# 28
4
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2013/02/26 Deciphered Date 2015/07/08 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
KB/TP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 29 of 46
A B C D E
1 1
LID_SW#
White
1
LED10 +3VALW
C166 1 220_0402_5% R2744
0.1U_0402_25V6 PWR_LED# 2 1 1 2
2 CONN@ @ESD@ CC124 28 PWR_LED#
JPWR 100P_0402_50V8J
1 2 LTW-110DC5-C_WHITE
1
3
LID_SW# 2 1
28 LID_SW# 2 CS20
28 ON/OFF# ON/OFF# 3 0.1U_0402_16V7K
4 3
4 2
5
White
GND 6 LED9 +3VS
GND 220_0402_5% R2743
HB_A090420-SAHR21 SATA_LED# 2 1 1 2
+3VL 7 SATA_LED#
1 LTW-110DC5-C_WHITE
3
ON/OFF# 1 R215 2 CS19 0.1U_0402_16V7K
100K_0402_1%
2
2 2
3 3
+FAN_POWER
40mil
FAN conn +3VS
2.2U_0603_6.3V6K
1000P_0402_50V7K
1 1
1
+5VS +FAN_POWER
CE22 CE23 CE25 RE50
2.2U_0603_6.3V6K 10K_0402_5%
2 2 1 2 CONN@
40mil JFAN1
2
1
UE3 2 1
28 FAN_SPEED1 2
1 8 3
2 VEN GND 7 3
3 VIN GND 6 4
VO GND 1 GND
4 5 5
28 EN_DFAN1 VSET GND CE24 GND
APE8873M SOP 8P 0.01U_0402_16V7K ACES_85204-0300N
2
4 4
ACCELEROMETER +3V_GSEN
1
0_0402_5%
@ RH503
0_0402_5%
2
D +3VS +3VS D
DH8
SI# 2012.04.10 Change ACCEL_INT# to INT1
1 2
+3V_GSEN ACCEL_INT#_R
ACCEL_INT# 9
TPM1.2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CH751H-40PT_SOD323-2
@ U25
1 9 +3V_GSEN
Vdd_IO INT2 1@ 1@ 1@
11 C1053 C1054 C1055
GS_SMB_CK1 4 INT1 14
SCL/SPC VDD 1
GS_SMB_DA1 6 @
7 SDA/SDI/SDO 5 2 2 2 C1052
SDO/SA0 GND
*
2 R208 1 8 12 @ 0.1U_0402_16V4Z
24
19
10
+3V_GSEN CS GND
5
10K_0402_5% 10 U69 2
RES
1
13 1 1
VSB
VDD
VDD
VDD
@ R227 2 RES 15 C231
0_0402_5% 3 NC RES 16 C232
NC RES 0.1U_0402_16V7K 10U_0603_6.3V6M LPC_AD0 26 28
2 2 28,7 LPC_AD0 LAD0 LPCPD#
HP3DC2TR LPC_AD1 23 9 BADD 1 @ 2 PLT_RST#
28,7 LPC_AD1 LAD1 TESTB1/BADD
2
LPC_AD2 20 8
28,7 LPC_AD2 LAD2 TEST1
LPC_AD3 17 R1412 0_0402_5%
28,7 LPC_AD3 LAD3 14
XTALO
1
13
@R209 TPM XTALI
C C
0_0402_5% 21 SLB 9656 TT 1.2 @
7 LPC_CLK1 LCLK
LPC_FRAME# 22 2 T45 PAD
28,7 LPC_FRAME# LFRAME# GPIO2
PLT_RST# 16 6
11,22,24,9 PLT_RST#
2
GND
GND
GND
GND
+3V_GSEN +3V_GSEN NC
1
SLB 9656 TT 1.2
4
11
18
25
R1409
2
@ 0_0402_5%
2
R231 R232
4.7K_0402_5% 4.7K_0402_5%
2
2
QG1A 1
EC_SMB_CK1 6 1 1 GS_SMB_CK1
28,37,38 EC_SMB_CK1
2N7002DWH_SOT363-6
R217 1 @ 2 0_0402_5%
5
B QG1B B
EC_SMB_DA1 3 4 GS_SMB_DA1
28,37,38 EC_SMB_DA1
2N7002DWH_SOT363-6
R216 1 @ 2 0_0402_5%
1
H_5P0 H_5P0
H9 H10 H11 H13 FIDUCIAL_C40M80 FIDUCIAL_C40M80
@ @ @ @ @ @ @ HOLEA HOLEA H_5P0 H_5P0 H_5P0 H_5P0
1
FD3 FD4
HOLEA HOLEA HOLEA HOLEA
@ @
1
@ @
1
H8 H1 H19 H20 H21 @ @ @ @
1
H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 FIDUCIAL_C40M80 FIDUCIAL_C40M80
@ @ @ @ @
Security Classification Compal Secret Data Compal Electronics, Inc.
1
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LED/Screw hole
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 31 of 46
5 4 3 2 1
A B C D E
+
1
.
8
V
T
O
+
1
.
8
V
S
(
5
A
)
+5VALW
+5VS
+1.8VALW
1
+5VALW TO +5VS
10U_0805_10V4Z
C201
+1.8VS
1 1
10U_0805_10V4Z
C202
1U_0603_10V4Z
C203
2 1
10U_0805_10V4Z
C205
1 1
2 2 1 1
10U_0805_10V4Z
C204
1U_0603_10V4Z
C206
2
U17
1 14 U18 2 2
2 VIN1 VOUT1 13
VIN1 VOUT1 1 7
SUSP# 3 12 2 VIN VOUT 8
ON1 CT1 VIN VOUT
4 11 1 SUSP# 3 6
VBIAS GND 28,40,41,47 SUSP# ON CT
5 10 C207
+3VALW ON2 CT2 330P_0402_50V7K 4
2 +5VALW VBIAS 1
6 9 5
7 VIN2 VOUT2 8 GND 9 C208
VIN2 VOUT2 1 GND 330P_0402_50V7K
15 C209 2
GPAD 1
10U_0603_6.3V6M
C210
10U_0603_6.3V6M
C211
1U_0603_10V4Z
C216
1 1 560P_0402_50V7K TPS22967DSGR_SON8_2X2
TPS22966DPUR_SON14_2X3 2
1 2
1U_0603_10V4Z
C213
2 2
+3VS
2
+3VALW TO +3VS 1 1
10U_0603_6.3V6M
C217
1U_0603_10V4Z
C218
+
1
.
5
V
T
O
+
1
.
5
V
S
(
2
A
)
2 2 2 2
+
0
.
9
5
V
T
O
+
0
.
9
5
V
S
(
4
A
)
+0.95VALW U19 +0.95VS
AO4430L_SO8
8 1
1 7 2
+0.95VS
4.7U_0603_6.3V6K
C222
1U_0402_6.3V6K
C225
C221 6 3 1 1
4.7U_0603_6.3V6K 5
2
1
2 @2
3 R273 3
470_0603_5%
+5VALW
3 2
2N7002KDW_SOT363-6
1 2 0.95VS_GATE
R270 1
C16
2N7002KDW_SOT363-6
4.7K_0402_5%
Q5B
.1U_0402_16V7K
VLDT_EN# 5
2
Q5A
VLDT_EN# 2
28 VLDT_EN#
4
1
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DC Interface
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, February 17, 2014 Sheet 32 of 46
A B C D E
5 4 3 2 1
D D
C C
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power sequence
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 33 of 46
5 4 3 2 1
5 4 3 2 1
D D
C C
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
EE Change list
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Monday, February 17, 2014 Sheet 34 of 46
5 4 3 2 1
5 4 3 2 1
CMSRC ACDRV
B+
DC IN ACFET RBFET
D D
P38 EC_ON
EN P39
RT8237E
+0.95VALWP Jumper +0.95VALW
0.95_1.8VALW_PWREN
EN P42
+CPU_CORE
ISL6277A
VR_ON +CPU_CORE_NB
EN P43~P44
B B
A A
PL2 EMI@
HCB2012KF-221T30_2P
1 2 @ PR2
0_0402_5%
1000P_0402_50V7K
PJP1 28 AC_LED# 1 2 ACIN_LED
1000P_0402_50V7K
100P_0402_50V8J
100P_0402_50V8J
ACES_59012-0080N-002
2 1
2 1
1
EMI@ PC1
EMI@ PC2
EMI@ PC3
EMI@ PC4
D D
4 3
4 3 PR3
2
6 5 ADP_SIGNAL 100K_0402_5%
6 5
2
Charge_LED 8 7 ACIN_LED
8 7
PR1
10K_0402_5% PR5
ADP_SIGNAL1 2 2K_0402_5%
ADP_ID 28 1 2 Charge_LED
28 BAT_CHG_LED
3
1
1000P_0402_50V7K
100P_0402_50V8J
1
GLZ3.6B_LL34-2
1
10K_0402_5%
PR8
PR7
PD3
@ PC5
PC6
100K_0402_5%
2
2
2
ESD@ PD1 ESD@ PD2
1
L30ESD24VC3-2_SOT23-3 L30ESD24VC3-2_SOT23-3
+5VS
C +3VALW C
1
43,6,9 PROCHOT# PR10
47K_0402_1% PR11
6
PU1A 10K_0402_1%
2
4
PQ2A PC8 LM393DR_SO8
2
L2N7002DW1T1G_SC88-6 0.022U_0402_16V7K 2
G
2 1 2 1 -
O
1
100P_0402_50V8J
3
+
1
1
P
1
PC9
PR12
PD4 PR13 8 100K_0402_1%
2
CD4148WN-1_1206-2 1.5M_0402_5%
2
2
ADP_I 28,38
+3VALW +3VALW_EC
1
1
B B
PR17 PR26
47K_0402_1% PU1B PR18 PR25 5.9K_0402_1%
3
PQ2B PC12
2
2
L2N7002DW1T1G_SC88-6 0.022U_0402_16V7K 5
P
+ VCIN0_PH 28 VCIN1_PH 28
0.1U_0402_16V7K
0.1U_0402_16V7K
5 1 2 7
O
1
1
100P_0402_50V8J
6
-
1
1
@ PC15
@ PC16
4
PC13
2
CD4148WN-1_1206-2 1.5M_0402_5%
2
2
ECAGND 28 H_PROCHOT#_EC 28,6
2
ACIN 12,28,37,38
A A
@ PJPB2
1 2
1 2
JUMP_43X118
D D
BATT++ BATT+ BATT
@VGA@ PQ1
EMI@ PL3 SI4483ADY-T1-GE3_SO8
@ PJPB1 HCB2012KF-121T50_0805 1 8
1 1 2 2 7
1 2 3 6
2 3 5 @UMA@ PQ1
3
1
4 EMI@ PC10 EMI@ PC11 @ PR14 AO4407AL 1P SO8
4 5 1000P_0402_50V7K 0.01U_0402_25V7K 470K_0402_5%
4
5 6 1 2
2
6 7
7
1
8
8 9 @ PR15 @ PR16
GND 10
GND 470K_0402_5% 4.7K_0402_5%
PR19
OCTEK_BTJ-08FUAB 100_0402_5%
6 2
1 2
EC_SMB_DA1 28,31,38
PR22 @ PQ3A
100_0402_5% L2N7002DW1T1G_SC88-6
1 2 2
EC_SMB_CK1 28,31,38
+3VL +3VL
1
1
100K_0402_5%
1
PR29
@ PR23
220K_0402_5%
3
C PR30 C
100_0402_5% 2 +3VL
2
1 2
B/I# 28,36
5
1
@ PQ3B
L2N7002DW1T1G_SC88-6 @ PR24
6
220K_0402_5%
3
3
@ PQ4A
L2N7002DW1T1G_SC88-6
2
2
3
1
1
@ PC14
100P_0402_50V8J 5
ACIN 12,28,36,38
2
ESD@ PD6 ESD@ PD7 @ PQ4B
1
4
AC_AND_CHAG 28
Need to define "AC_AND_CHAG" signal with EC
B B
A A
1
D
2 PQ102
G 2N7002KW_SOT323-3
S
3
PR101 PR102
1 2 1 2
1M_0402_5% 3M_0402_5%
1 1
VIN PQ101 P1 P2 B+
AON6414AL_DFN8-5 PQ103 PR103 EMI@ PL101 PQ104
1 AON7506_DFN33-8-5 0.01_1206_1% 1.2UH_NRS4018T1R2NDGJ_2.6A_30% AON7506_DFN33-8-5
2 1 1 4 1 2 1
5 3 2 2
2200P_0402_50V7K
3 5 2 3 5 3
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
@EMI@ PC123
PC104
PC105
1
1
2200P_0402_50V7K
0.01U_0402_50V7K
4
1
1
VIN
PC101
PC102
PC107
2
2
1 2
2
2
3
2
PC106
0.1U_0402_25V6 PR104
ACDRV1_CHG 4.12K_0603_1%
0.1U_0402_25V6
PD101 BATDRV_CHG 1 2 BATDRV1_CHG
0.1U_0402_25V6
PC109
BAS40CW_SOT323-3
1
PC108
PC110
0.047U_0402_25V7K
2
1 2
5
10_1206_1%
PR105
1
2.2_0603_5%
PR106
PD102
RB751V-40_SOD323-2 @ PR107 PQ105
0_0603_5% SIS412DN-T1-GE3_POWERPAK8-5
2
PC111 DH_CHG 1 2 4
2
1U_0603_25V6K
4.12K_0603_1%
4.12K_0603_1%
1 2
1
REGN_CHG
2 BATT 2
VCC_CHG
BST_CHG
PR108
PR109
DH_CHG
PC112 PL102
LX_CHG
3
2
1
1U_0603_25V6K 4.7UH_ETQP3W4R7WFN_5.5A_20% PR110
1 2 0.01_1206_1%
LX_CHG 1 2 CHG 1 4
2
@EMI@ PR111
4.7_1206_5%
2 3
20
19
18
17
16
PU101
CSON1
CSOP1
RB551V-30_SOD323-2
BTST
VCC
PHASE
HIDRV
REGN
10U_0805_25V6K
10U_0805_25V6K
21 PQ106
PAD
1
0.1U_0402_25V6
0.1U_0402_25V6
AON7506_DFN33-8-5
PC114
PC115
1SNB_CHG 2
1
PD103
ACN_CHG 1 15 DL_CHG 4
ACN LODRV
PC113
PC116
1
2
680P_0603_50V8J
ACP_CHG 2 14 PR112
2
ACP GND
@EMI@ PC117
0_0603_1%
3
2
1
2
BQ24738RGRR_QFN20_3P5X3P5 1 2 CSOP1
CMSRC_CHG 3 13 SRP_CHG
CMSRC SRP
2
PR113 PC118
ACDRV_CHG 4 12 SRN_CHG 0_0603_5% 0.1U_0603_16V7K
2
PR114 ACDRV SRN 1 2 CSON1
10K_0402_1%
+3VL 1 2 5 11 BATDRV_CHG
ACPRES ACDET BATDRV
IOUT
SDA
ILIM
SCL
12,28,36,37 ACIN
6
10
ACDET_CHG
ILIM_CHG
IOUT_CHG
3 3
PR115
357K_0402_1% +3VL
VIN 1 2
0.01U_0402_25V7K
100K_0402_1%
1
422K_0402_1%
PR116
PC119
1
1
PR117
2
2
2
Vin Dectector
EC_SMB_CK1 28,31,37
Min. Typ Max.
0.1U_0402_25V6
66.5K_0402_1%
1
PC120
PR118
H-->L 17.23V
1
EC_SMB_DA1 28,31,37
L-->H 17.63V
@ PR119
2
0_0402_5%
2
1 2
ILIM and external DPM ADP_I 28,36
1
4
Please locate the RC 4
Near EC chip
2011-02-22
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CHARGER
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA‐A996P
Date: Sheet 38 of 47
A B C D
A B C D
PR302
165K_0402_1%
1 2
PR303
56K_0402_1%
1
1 2 1
PR304
@ PC302 143K_0402_1%
100P_0402_50V8J 1 2
1 2
PR301 PR305
14K_0402_1% 30K_0402_1%
1 2 1 2
B+ 3/5V_B+ 3/5V_B+
EMI@ PL301
HCB2012KF-121T50_0805
1 2 +3VALW PR306 PR307
20K_0402_1% 19.1K_0402_1%
ENTRIP_3V
ENTRIP_5V
1 2 1 2
4.7U_0805_25V6K
4.7U_0805_25V6K
1
TON_35V
2200P_0402_50V7K
1
PC321
PC322
FB_3V
FB_5V
PR318
4.7U_0805_25V6K
4.7U_0805_25V6K
@EMI@ PC318
10K_0402_1%
1
1
PC319
PC320
2
FB2 FB=2V
FB1 FB=2V
2
28,41,42 SPOK
2
5
PQ301
ENTRIP2
ENTRIP1
TON
SIS412DN-T1-GE3_POWERPAK8-5 21
PC305 PR309 6 PAD
0.1U_0402_10V7K 2.2_0402_1% PGOOD 20 PR310 PC306
4 1 2 BST1_3V 1 2 BYP1 2.2_0402_1% 0.1U_0402_10V7K
BST_3V 7 1 2 BST1_5V 1 2 4
@EMI@ PR319 BOOT2 19 BST_5V
2
0_0402_5% BOOT1 @EMI@ PR320 PQ302 2
1 2 8 0_0402_5% SIS412DN-T1-GE3_POWERPAK8-5
1
2
3
PL303 UGATE2 18 1 2
3
2
1
4.7UH_ETQP3W4R7WFN_5.5A_20% UGATE1 PL302
Vo=3.4V
1 2 LX_3V 9 2.2UH_ETQP3W2R2WFN_8.5A_20% Vo=5.14V
+3VALWP PHASE2 17 LX_5V 1 2
PHASE1 +5VALWP
1
@EMI@ PR311
4.7_1206_5%
@EMI@ PR312
4.7_1206_5%
LG_3V 10
LGATE2
5
16 LG_5V
ENLDO
LGATE1
5
LDO5
LDO3
220U_6.3VM_R15
AON7506_DFN33-8-5
1
ENM
VIN
PQ303
SNUB_3V 2
+
PC316
AON7506_DFN33-8-5
220U_6.3VM_R15
1
SNUB_5V 2
PU301
11
12
13
14
15
+
PC317
4 RT8243AZQW_WQFN20_3X3
2
PQ304
4
+5VLP
+3VLP
680P_0603_50V8J
2
@EMI@ PC311
680P_0603_50V8J
PR313
1
+3VLP
@EMI@ PC312
499K_0402_1%
1
2
3
1
1 2 @ PJ301
3/5V_B+
3
2
1
JUMP_43X39
2
100K_0402_1%
1 2
1U_0603_10V6K
0.1U_0603_25V7K
+3VL
2
1 2
1
PC313
PR314
PC314
1
1
(100mA,40mils ,Via NO.= 2)
1
PC310
2
4.7U_0603_10V6K
2
PR315
2.2K_0402_1%
3
1 2 3
4.7U_0603_6.3V6K
(100mA,40mils ,Via NO.= 2)
1
@ PC315
1
1
@ PR317 PC309
100K_0402_5% 4.7U_0603_10V6K
2
2
2
@ PJ302
1 2
+3VALWP 1 2 +3VALW
JUMP_43X118
@ PJ303
1 2
+5VALWP 1 2 +5VALW
JUMP_43X118
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
3VALW/5VALW
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA‐A996P
Date: Sheet 39 of 47
A B C D
5 4 3 2 1
EMI@ PLM1
HCB2012KF-121T50_0805 PCM2 PRM1
B+ 1 2 B+_DDR 0.22U_0402_10V6K 2.2_0402_1%
2200P_0402_50V7K
1 2 BST_DDR-1 1 2
10U_0805_25V6K
4.7U_0805_25V6-K
D D
@EMI@ PCM13
@EMI@ PRM12
1
PCM1
PCM3
0_0402_5%
1 2
+1.35V_VDDQP
2
+0.6V_0.675VSP
BST_DDR
DH_DDR
LX_DDR
5
10U_0805_6.3V6K
10U_0805_6.3V6K
1
1
PCM4
PCM5
16
17
18
19
20
2
4
PHASE
UGATE
BOOT
VTT
VLDOIN
PQM1 21
SIS412DN-T1-GE3_POWERPAK8-5 PAD
PLM2 DL_DDR 15 1
1
2
3
2.2UH_ETQP3W2R2WFN_8.5A_20% LGATE VTTGND
1 2
+1.35V_VDDQP 14
PGND VTTSNS
2
1
5
PRM3
13.3K_0402_1%
PRM2 @EMI@ 1 2 CS_DDR 13 PUM1 3
4.7_1206_5% PQM2 CS RT8207MZQW_WQFN20_3X3 GND
330U_2.5V_M
1 AON7506_DFN33-8-5
2
4 12 4 VTTREF_DDRT
+5VALW VDDP VTTREF
PCM6
C + PRM4 C
1SNB_DDR
5.1_0603_5%
1 2 VDD_DDR 11 5 +1.35V_VDDQP
2 +5VALW VDD VDDQ
PGOOD
1
2
3
1
TON
PCM8 PCM9 PCM10
FB
S5
S3
PCM7 @EMI@ 1U_0603_10V6K 1U_0603_10V6K 0.033U_0402_16V7K
2
680P_0603_50V7K
2
10
6
FB=0.75V
TON_DDR
FB_DDR
S5_DDR
S3_DDR
PRM5
8.06K_0402_1%
1 2 +1.35V_VDDQP
PRM6
887K_0402_1% Vo=1.3545V
B+_DDR 1 2
1
@0@ PRM7
0_0402_5%
1 2 PRM8
28 PM_SLP_S4#
10K_0402_1%
1
@ESD@ PDM2
CK0402101V05_0402-2
PRM9
2
30K_0402_5%
1 2 @ PJPM2
B 28 SYSON B
1 2
+1.35V_VDDQP 1 2 +1.35V_VDDQ
JUMP_43X118
2
@ PJPM1
@ PRM11 JUMP_43X39
0_0402_5% 1 2
28,32,41,47 SUSP#
1 2 +0.6V_0.675VSP 1 2
+0.6V_0.675VS
0.1U_0402_10V7K
@ESD@ PDM1
CK0402101V05_0402-2
1
@ PCM12
PCM11
0.1U_0402_10V7K
2
A A
D D
UMA@ PU1501
2200P_0402_50V7K
22U_0805_6.3V6M
22U_0805_6.3V6M
22P_0402_50V8J
2 7
PG EN
@EMIUMA@ PC1510
UMA@ PC1509
1
22U_0805_6.3V6M
22U_0805_6.3V6M
UMA@ PC1501
UMA@ PC1502
1 8 UMA@ PR1504
UMA@PR1504
FB=0.6V FB SGND 9 30.1K_0402_1%
PGND
1
UMA@ PC1503
UMA@ PC1504
SY8003DFC_DFN8_2X2
2
1
@EMIUMA@ PR1502
1
4.7_1206_5%
UMA@ PR1505
UMA@PR1505
20K_0402_1%
@UMA@ PR1501 @PJ1501
@ PJ1501
2
0_0402_5% JUMP_43X79
2
1 2 EN_1.5V +1.5VSP 1 2 +1.5VS
28,32,40,47 SUSP# 1 2
1
1
680P_0402_50V7K
UMA@ PR1503
UMA@PR1503
@EMIUMA@ PC1507
@UMA@ PC1508 1M_0402_5%
1
0.1U_0402_16V7K
2
C C
2
PU1801
B B
EMI@ PL1801 4 5 PL1802
HCB1608KF-121T30_0603 PGND NC 2.2UH +-20% MMD-04BZ-2R2M-X2 3A
+3VALW Vo=1.8V
1 2 1.8V_B+ 3 6 1 2
IN LX +1.8VALWP
2200P_0402_50V7K
22U_0805_6.3V6M
22U_0805_6.3V6M
22P_0402_50V8J
2 7
PG EN PR1804
1
22U_0805_6.3V6M
22U_0805_6.3V6M
@EMI@ PC1810
PC1801
PC1802
PC1809
1 8 20K_0402_1%
FB=0.6V FB SGND 9
PGND
2
1
PC1803
PC1806
SY8003DFC_DFN8_2X2
2
1
1
4.7_1206_5%
PR1805
@EMI@PR1802
10K_0402_1%
@ PR1801
@PR1801
2
0_0402_5%
2
1 2 EN_1.8V
28,39,42 SPOK
@PJ1801
@ PJ1801
1
JUMP_43X79
@ESD@ PD1801
CK0402101V05_0402-2
1
+1.8VALWP 1 2 +1.8VALW
1 2
1
680P_0402_50V7K
PR1803
@PC1808
@ PC1808 1M_0402_5%
1
0.1U_0402_16V7K
2
@EMI@PC1807
2
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1.5VS/1.8VALW
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA‐A996P
Date: Sheet 41 of 47
5 4 3 2 1
5 4 3 2 1
EMI@ PL9501
HCB2012KF-121T50_0805
0.95V_B+ 1 2
B+
2200P_0402_50V7K
4.7U_0805_25V6K
4.7U_0805_25V6K
1
1
PC9501
@EMI@ PC9503
PC9502
2
2
D D
5
4
PR9503 PC9504
PU9501 2.2_0603_5% 0.1U_0603_25V7K PQ9501
PR9502 1 10 1
BST_0.95V 2 BST_0.95V-1 1 2 SIS412DN-T1-GE3_POWERPAK8-5
105K_0402_1% PGOOD BOOT +0.95VALWP +0.95VALW
3
2
1
@ PR9504 1 2 TRIP_0.95V 2 9 UG_0.95V PL9502 @ PJ9501
0_0402_5% CS UGATE 2.2UH_ETQP3W2R2WFN_8.5A_20% JUMP_43X118
28 0.95_1.8VALW_PWREN 1 2 EN_0.95V 3 8 SW_0.95V 1 2 1 2
EN PHASE 1 2
1
@0@ PR9511 FB_0.95V 4 7
FB VCC
+5VALW
5
0_0402_5% @ PJ9502
330U 6.3V M
ESR=15m ohm
AON7506_DFN33-8-5
1
PC9508
28,39,41 SPOK 1 2 RF_0.95V 5 6 LG_0.95V @EMI@ PR9505 JUMP_43X118
RF LGATE
1
4.7_1206_5% + 1 2
0.1U_0402_16V7K 1 2
VGA@ PQ9502
@ESD@ PD9501
@ PC9505
11
CK0402101V05_0402-2
1SNB_0.95V2
TP
1
1
PR9506 RT8237EZQW(2)_WDFN10_3X3 PC9506 4 2
470K_0402_1% 1U_0603_6.3V6M
2
2
C C
2
3
2
1
The RC value (PC10 and PR7) need fine-tune if need @EMI@ PC9509
680P_0402_50V7K
2
UMA@ PQ9502
MDV1527URH_POWERDFN33-8-5
PR9508
3.48K_0402_1%
1 2
1
Choke: 7x7x3
Rdc=15.5mohm +/-15%
A A
15W@ PRG2
1.33K_0402_1% PCG1 PRG1
330P_0402_50V7K 2K_0402_1% CPU_B+ EMI@ PLZ2
15W@ PRG11 1 2 1 2 HCB2012KF-121T50_0805
324_0402_1% 1 2
APU_CORE_NB
B+
2200P_0402_50V7K
25W@ PRG2 PRG3 PCG4 PRG4 TDC 13A
10U_0805_25V6K
10U_0805_25V6K
1.5K_0402_1% 137K_0402_1% 390P_0402_50V7K 41.2K_0402_1% 1 1
1 2 1 2 1 2 1 2 Peak Current 17A
33U_25V_M
33U_25V_M
+ +
PCG3
PCG2
@EMI@ PCG20
@ PCG21
PCG19
6 APU_VDDNB_SEN OCP current 21A
@ PRG19
PRG5 PCG5 PRG7 PCG6 0_0603_5%
Load line -4mV/A
2
10_0402_5% 1000P_0402_50V7K301_0402_1% 100P_0402_50V8J DH_CNB 1 2 DH_CNB-1 4 2 2
1 2 1 2 1 2 1 2
+CPU_CORE_NB FSW=450kHz
D D
@PCG8
@ PCG8
PRG8
2.2_0603_1%
PCG11
0.22U_0603_25V7K
PQG1
AON7518_DFN8-5
DCR 1.19mohm +/-5%
3
2
1
1000P_0402_50V7K BST_CNB 1 2 BST1_CNB1 2
1 2 PLG1
@ PRG10 @ PCG9 0.24UH 20% PCME063T-R24MS1R195 28A
PHG1 100_0402_1% 220P_0402_50V7K LX_CNB 1 4
+CPU_CORE_NB_FB
10K_0402_5%_ERTJ0ER103J 1 2 1 2 +CPU_CORE_NB
1
2 3
1
25W@ PRG11
PCG7 360_0402_1% @EMI@ PRG9
0.033U_0402_16V7K
0.1U_0603_50V7K 1 2 4.7_1206_5%
2
0.1U_0402_10V6K
1SNB_CNB 2
1
11K_0402_1%
AON6504
DL_CNB 4
0.24uH (DCR 1.19+‐5%)
2 1
PQG2
PCG13
PRG12
PCG12
PRG14
3.65K_0603_1%
VSUMP_CNB 1 2
2
1
PRG15
2
3
2
1
2.61K_0402_1% PRG29
121K_0402_1% @EMI@ PCG15
1
VSUMP_CNB 680P_0603_50V7K
2
+CPU_CORE_NB_FB
2
PRG16
PRZ43 10K_0402_1%
27.4K_0402_1% 1 2 +5VALW
1 2 DL_CNB
ISUMN_NB
ISUMP_NB
COMP_NB
FCCM_NB
VSEN_NB
ISEN1_NB
FB_NB
PHG2 LX_CNB
470K_0402_5%_TSM0B474J4702RE PRG20
10.5K_0402_1% DH_CNB
PRG18 1 2 1 2
133K_0402_1%
1 2
48
47
46
45
44
43
42
41
40
39
38
37
+5VALW PUZ1
1 2
ISUMP_NB
ISEN1_NB
ISUMN_NB
VSEN_NB
FB_NB
COMP_NB
PGOOD_NB
FCCM_NB
PWM2_NB
LGATEX
PHASEX
UGATEX
6 APU_SVC CPU_B+
PCG14 @ PRZ36
1000P_0402_50V7K 0_0402_5% 1 36 BST_CNB
1 2 ISEN2_NB BOOTX @ PRZ44
C C
NTC_NB 2 35 2 1
36,6,9 PROCHOT# NTC_NB VIN
@ PRZ38
@PRZ38 @ PRZ41 IMON_NB 3 34 BOOT2 0_0603_5%
IMON_NB BOOT2
1
100K_0402_1% 0_0402_5%
+3VS 1 2 1 2 SVC_CPU 4 33 UGATE2 PCZ42
SVC UGATE2
0.22U_0603_25V7K
2
@ PRZ45 VR_HOT_CPU 5 32 PHASE2
6 APU_VDDIO VR_HOT_L PHASE2 +5VALW
0_0402_5%
1 2 SVD_CPU 6 31 LGATE2 @ PRZ4
6 APU_SVD SVD LGATE2 CPU_B+
ISL6277AHRZ-T QFN 48P PWM 0_0402_5%
1 2 7 30 VDDP 1 2
@ PRZ47
@PRZ47 VDDIO VDDP
PCZ1 0_0402_5% SVT_CPU 8 29 VDD 2 1
SVT VDD
10U_0805_25V6K
10U_0805_25V6K
1U_0603_16V6K 1 2
EN_CPU 9 28 PRZ6 PQZ1
ENABLE PWM_Y
1
1U_0603_16V6K
1U_0603_16V6K
PCZ2
PCZ3
@ PRZ48
@PRZ48 1_0603_5% AON7518_DFN8-5
6 APU_SVT
1
0_0402_5% PWROK_CPU 10 27 LGATE1
PWROK LGATE1
PCZ8
PCZ9
1 2
28 VR_ON
2
1 2 IMON 11 26 PHASE1 @ PRZ33
2
ESD@ PDZ2 IMON PHASE1 0_0603_5%
@ESD@ PDZ1 CK0402101V05_0402-2 12 25 UGATE1 UGATE11 2 UGATE1-1 4
CK0402101V05_0402-2 1 2 NTC UGATE1
PGOOD
BOOT1
ISUMN
ISUMP
COMP
ISEN3
ISEN2
ISEN1
VSEN
@ PRZ49
RTN
FB2
0_0402_5%
FB
TP
1 2 PLZ1
6 APU_PWRGD_L
3
2
1
NTC
14
15
16
17
18
19
20
21
22
23
24
49
+3VS PHASE1 1 4
@ESD@ PDZ3 PRZ16 +CPU_CORE
1
CK0402101V05_0402-2 2.2_0603_1% PCZ10 25W@ PRZ13 2 3 1 2 ISEN2
COMP
ISUMP
ISEN2
ISEN1
ISUMN
BOOT1
1
1 2 BOOT1 1 2 1 2
FB2
2
470K_0402_5%_TSM0B474J4702RE 10.5K_0402_1% 3.65K_0402_1%
2
1 2 1 2 1 2 25W@ PCZ13 VGATE 28 LGATE1 4 VSUM+ 1 2
0.22U_0402_10V6K
1
PCZ11 1 2 PRZ19
B B
1000P_0402_50V7K PRZ42 PQZ2 PCZ14 @EMI@ 1_0402_1%
27.4K_0402_1% 25W@ PCZ12 PCZ36 AON6504 680P_0603_50V7K VSUM- 1 2
3
2
1
2
1 2 0.22U_0402_10V6K 10P_0402_50V8J
VSUM- 1 2 1 2
VSUM+
APU_core
PCZ15 PRZ22 PCZ16 @ PRZ23 TDC 20A
1
PRZ21 1 2 1 2 1 2 1 2
0.15U_0402_10V6K
0.033U_0402_16V7K
2.61K_0402_1%
OCP current 31.25A
1
11K_0402_1%
1
10U_0805_25V6K
10U_0805_25V6K
25W@ PCZ17
PCZ18
1
PRZ24
5
PCZ19 1 2 1 2 1 2 AON7518_DFN8-5
PHZ2 FSW=450kHz
2
1
25W@ PCZ20
25W@ PCZ21
10K_0402_5%_ERTJ0ER103J 330P_0402_50V7K
2
1 2 1 2 25W@ PRZ28
DCR 1.19mohm +/-5%
2
0_0603_5%
2
3
2
1
0.1U_0603_50V7K PRZ32 0.24UH 20% PCME063T-R24MS1R195 28A
2
1
BOOT2 1 2 1 2 10K_0402_1%
APU_VDD_SEN 6 @EMI25W@PRZ35 ISEN2 1 2 25W@ PRZ34
2.2_0603_1% 0.22U_0603_25V7K 4.7_1206_5% 10K_0402_1%
15W@ PRZ25 25W@ PRZ37
1.6K_0402_1% 3.65K_0402_1%
2
LGATE2 4 VSUM+ 1 2
15W@ PRZ29 PRZ40
1
390_0402_1% 10_0402_5% APU_VDD_RUN_FB_L 6
1
3
2
1
2
A 0.1U_0402_10V7K 0.01U_0402_25V7K VSUM- 1 2 A
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CPU_CORE/CPU_CORE_NB
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Tuesday, February 25, 2014 Sheet 43 of 47
5 4 3 2 1
A
B
C
D
2 1 2 1 2 1 2 1 2 1
5
5
2
1
+
68P_0402_50V8J 0.01U_0402_50V7K 0.22U_0402_16V7K 22U_0805_6.3V6M 22U_0805_6.3V6M
PCZ124
330U_D2_2V_Y 2 1 2 1 2 1 2 1 2 1
+CPU_CORE
+CPU_CORE
2 1 2 1 2 1 2 1 2 1
2
1
+
68P_0402_50V8J 0.01U_0402_50V7K 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M
PCZ126
330U_D2_2V_Y 2 1 2 1 2 1 2 1 2 1
Local
2 1 2 1 2 1 2 1
2 1 2 1 2 1
4
4
2 1 2 1 2 1
2
1
+
PCG114 PCG109 PCG107 PCG101
330U_D2_2V_Y 0.22U_0402_16V7K 10U_0603_6.3V6M 22U_0805_6.3V6M
2 1 2 1 2 1
2
1
+
PCG115 PCG110 PCG108 PCG102
330U_D2_2V_Y 0.22U_0402_16V7K 22U_0805_6.3V6M 22U_0805_6.3V6M
2 1 2 1 2 1
+CPU_CORE_NB
+CPU_CORE_NB
2 1 2 1 2 1
+CPU_CORE_NB
Issued Date
180P_0402_50V8J 68P_0402_50V8J 22U_0805_6.3V6M
2 1 2 1 2 1
Local
Security Classification
PCG113 RF@ PCG118 PCG105
180P_0402_50V8J 68P_0402_50V8J 22U_0805_6.3V6M
3
3
2 1 2 1
2012/11/07
+CPU_CORE
+CPU_CORE_NB
2
2
2
2
330uF/9m 22uF/0805
2
2
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
0.22uF/0402
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
A3
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
Title
Date:
1
10uF/0603
Document Number
LA-A996P
0.01uF/0402
1
1
Sheet
180pF/0402
44
of
Compal Electronics, Inc.
PROCESSOR DECOUPLING
47
Rev
0.1
A
B
C
D
5 4 3 2 1
+VGA_B+ B+
+5VS VGA@ EMIVGA@
PRV2 @VGA@ PRV3 PLV1
1_0603_5% 0_0603_5% HCB2012KF-121T50_0805
VSUM+ 1 2 1 2 1 2
2.61K_0402_1%
VGA@ PRV1
2200P_0402_50V7K
10U_0805_25V6K
10U_0805_25V6K
VGA@ 1 H-side MOS:SIR472DP
33U_25V_M
VGA@ PCV5
VGA@ PCV6
@EMIVGA@ PCV7
0.1U_0402_25V6K
10K_0402_5%_ERTJ0ER103J
VGA@ PCV3
Rds(on):
1
+
PCV28
PCV2 0.22U_0603_25V7K
2
11K_0402_1%
VGA@ PRV4
VGA@ PCV1
2
1
VGA@ PRV5
15mohm @Vgs=4.5V
2
2
PCV4 82.5_0402_1% 2
VGA@ PHV1
1 2
1
PRV6
Rds(on):
2
909_0402_1% Rocset
VSUM- 1 2 2.0mohm(typ) & 2.4mohm(max) @Vgs=10V
2.7mohm(typ) & 3.3mohm(max) @Vgs=4.5V
1
@VGA@ PRV9 1 2 1 2
0_0402_5%
1 2 VGA@ VGA@ Choke: 0.36uH (Size:10*10*4)
VGA@ PRV10 PCV11
PCV12 2.2_0603_5% 0.22U_0603_25V7K Rdc=1.1mohm +-5%
13 IMON_VGA
1000P_0402_50V7K 1 2 1 2 Heat Rating Current=33A
11 VDD_VGA
RTN_VGA
5
12 VIN_VGA
1 2
14BST_VGA
Saturation Current=39A
10 VSUM+
VSUM
1
VGA@
@VGA@ PCV13
PCV14 330P_0402_50V7K 29 Output Cap: 10mohm * 560uF * 3 pcs
2
9
330P_0402_50V7K 4 4
1 2 VGA@ VGA@
ISUM
AGND
RTN
ISUM+
VDD
VIN
IMON
BOOT
PQV1 PQV3
@VGA@ PRV11 SIR472DP-T1-GE3_PAK8-5 SIR472DP-T1-GE3_PAK8-5
0_0402_5% VGA@
3
2
1
3
2
1
1 2 VSENS_VGA 7 15 DH_VGA PLV2
+VGA_CORE VSEN UGATE 0.36U PCMB104T-R36MH1R105 30A GLUE +VGA_CORE
FB_VGA 6 16 LX_VGA 1 4
FB PHASE
1
COMP_VGA 5 17 2 3
COMP VSSP
5
VGA@ @EMIVGA@
VGA@ VGA@ VW_VGA4 PUV1 18 DL_VGA PRV16
VGA@ PRV12 VGA@ PRV13 PCV15 PCV16 VW ISL62881C_QFN28_4X4 LGATE 4.7_1206_5%
2.37K_0402_1% 226K_0402_1% 390P_0402_50V7K 1000P_0402_50V7K RBIAS 3 19 VCCP_VGA 1 2 +5VS
SNB_VGA 2
RBIAS VCCP
1
1 2 1 2 1 2 1 2
VGA_PWRGD2 20 0_0603_5% 4 4 VGA@ VGA@
PGOOD VID0
1
560U_2.5V_M
560U_2.5V_M
560U_2.5V_M
VGA@ 1 21 VGA@ VGA@ 3.65K_0805_1% 1_0402_1% 1 1 1
DPRSLPVR
B
VGA@ VGA@ VGA@ PRV14 CLK_EN# VID1 PQV2 PQV4 B
2
1
VGA@ PCV19
VGA@ PCV21
VGA@ PCV18
PCV24 PRV18 VGA@ PCV25 PRV19 47K_0402_1% VGA@ + + +
VR_ON
AON6504 AON6504
3
2
1
3
2
1
1
1000P_0402_50V7K 715_0402_1% 56P_0402_50V8 8.06K_0402_1% Rbias PCV17 @EMIVGA@
VID6
VID5
VID4
VID3
VID2
2
1 2 1 2 1 2 1 2 2.2U_0603_6.3V6K PCV26
VSUM+
VSUM-
2
Rfset 2 2 2
680P_0603_50V7K
2
VGA@ +3VS
DPRSLPVR 28
27
26
25
24
23
22
@VGA@ PRV34
10K_0402_1%
PRV21
1
1.91K_0402_1%
VR_ON
+3VS 1 2
9 VGA_PWRGD
2
1 2
12 GPU_GPIO0
GPU_VID1 12
0_0402_5% VGA@ PRV22
@VGA@ PRV23 @0VGA@ PRV40 10K_0402_1%
0_0402_5% 1 2 GPU_VID2 12
1 2
13,28,9 DGPU_PWR_EN
GPU_VID3 12
1
@VGA@
PCV27
.1U_0402_16V7K GPU_VID4 12
2
Remark:
1. Rbias=147K GPU_VID5 12 TDC 21A
=>set the controller for CPU_CORE application Peak Current = 31.5A
Rbias=47k Vboot regulation
+3VS_VGA
OCP Current = 37.8A
=>set the controller for GPU_CORE application VGA@ @VGA@
Load line disable
PRV24 PRV25
1K_0402_1% 1K_0402_1%
2. Switching frequency setting: 1 2 GPU_VID1 1 2
Rfset(kohm)=[period(us)-0.29]*2.65 VGA@ @VGA@
=8.06Kohm PRV26 PRV27
1K_0402_1% 1K_0402_1%
A
Fsw=1/period(us)=300KHZ 1 2 GPU_VID2 1 2 Module model information: A
VGA@ @VGA@
ISL62881C_V1A for IC
3. Operation mode: PRV28 PRV29 ISL62881C_V1B for SW
when GPU_CORE VR application 1K_0402_1% 1K_0402_1%
1 2 GPU_VID3 1 2
DPRSLPVR (pin28)=0 => 1 phase CCM mode
DPRSLPVR (pin28)=1 => 1 phase DE mode @VGA@ VGA@
PRV30 PRV31
1K_0402_1% 1K_0402_1%
1 2 GPU_VID4 1 2
@VGA@ VGA@
Security Classification Compal Secret Data Compal Electronics, Inc.
2013/08/07 2016/08/06 Title
PRV32 PRV33
Issued Date Deciphered Date VGA_CORE
1K_0402_1% 1K_0402_1%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1 2 GPU_VID5 1 2 Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A996P
Date: Tuesday, February 25, 2014 Sheet 45 of 47
5 4 3 2 1
4
3
2
1
2 1 2 1
PCV67 PCV51
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1 2 1
PCV68 PCV52
+VGA_CORE
10U_0603_6.3V6M 2.2U_0402_6.3V6M
A
A
2 1 2 1
PCV69 PCV53
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1 2 1
PCV70 PCV54
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1 2 1
PCV71 PCV55
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1 2 1
PCV72 PCV56
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1 2 1
PCV73 PCV57
10U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1
PCV58
2.2U_0402_6.3V6M
PCV74 2 1
1U_0402_6.3V6K
2 1 PCV59
2.2U_0402_6.3V6M
PCV75 2 1
1U_0402_6.3V6K
B
B
2 1 PCV60
2.2U_0402_6.3V6M
PCV76 2 1
1U_0402_6.3V6K
2 1 PCV61
2.2U_0402_6.3V6M
PCV77 2 1
1U_0402_6.3V6K
2 1 PCV62
2.2U_0402_6.3V6M
2 1
PCV78 PCV63
0.1U_0402_10V7K 2.2U_0402_6.3V6M
2 1 2 1
PCV79 PCV64
Issued Date
0.1U_0402_10V7K 2.2U_0402_6.3V6M
2 1 2 1
Security Classification
PCV80 PCV65
0.1U_0402_10V7K 2.2U_0402_6.3V6M
2 1 2 1
PCV81 PCV66
22U_0603_6.3V6M 2.2U_0402_6.3V6M
2 1
PCV82
22U_0603_6.3V6M
C
C
2 1
2013/08/07
Compal Secret Data
Deciphered Date
2016/08/06
D
D
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
Title
Date:
Document Number
Sheet
VGA CHIP DECOUPLING
46
Compal Electronics, Inc.
of
47
Rev
0.1
4
3
2
1
5 4 3 2 1
@VGA@ PRW2
0_0402_5%
1 2
SUSP# 28,32,40,41
1M_0402_1%
VGA@ PRW1
1
1
D @VGA@ D
PCW2
0.01UF_0402_25V7K
2
2
@EMIVGA@ PRW3 @EMIVGA@ PCW3
4.7_1206_5% 680P_0603_50V7K
EMIVGA@ PLW1 VGA@ PUW1 1 2 SNB_VRAM 1 2
HCB2012KF-121T50_0805 SY8208DQNC_QFN10_3X3
+1.5VRAMP +1.5VS
B+ 1 2 B+_VRAM 8
IN EN
1 @VGA@ PRW4 VGA@ PCW5
2200P_0402_50V7K
10U_0805_25V6K
10U_0805_25V6K
0_0603_5% 0.1U_0603_25V7K
@EMIVGA@ PCW1
VGA@ PCW4
VGA@ PCW6
6 BST_VRAM 1 2 BST_VRAM-N 1 2 VGA@ PLW2 @ PJW1
BS
1
1
1.5UH_PCMC063T-1R5MN_9A_20% Vo=1.503V JUMP_43X118
9 10 LX_VRAM 1 2 1 2
GND LX 1 2
2
30.1K_0402_1%
VGA@ PCW10
VGA@ PCW11
22U_0805_6.3VAM
22U_0805_6.3VAM
22U_0805_6.3VAM
22U_0805_6.3VAM
1
330P_0402_50V7K
VGA@ PRW5
VGA@ PCW7
VGA@ PCW8
VGA@ PCW9
1
1
4 FB_VRAM
FB FB=0.6V
3 7
+3VALW
2
ILMT BYP
2
C C
2 5
PG LDO
VGA@ PCW12
VGA@ PCW13
4.7U_0603_6.3V6K
4.7U_0603_6.3V6K
1
1
1
2
VGA@
2
PRW6
20K_0402_1%
2
B B
A A